Claims
- 1. A MOS or CMOS based active sensor array comprising:
A) a substrate, B) a plurality of MOS or CMOS pixel circuits fabricated in or on said substrate, each pixel circuit comprising:
1) a charge collecting electrode for collecting electrical charges and 2) at least three transistors for monitoring periodically charges collected by said charge collecting electrode, C) a photodiode layer of charge generating material located above said pixel circuits for converting electromagnetic radiation into electrical charges, said photodiode layer comprising an N-doped layer, a P-doped layer and an intrinsic layer in between said P-doped layer and said N-doped layer, wherein one of said N-doped layer or said P-doped layer defines a bottom photodiode layer, is in electrical contact with said charge collecting electrode and is configured to avoid any significant pixel to pixel crosstalk, D) a surface electrode in the form of a thin transparent layer or grid located above said layer of charge generating material; wherein electrical charges generated in regions of said photodiode layer above a particular charge collecting electrode are collected by that particular charge collecting electrode and no significant portion of said of the electrical charges generated above that particular charge collecting electrode are collected by any other charge collecting electrode.
- 2. An array as in claim 1 wherein said bottom photodiode layer comprises carbon.
- 3. An array as in claim 2 wherein said carbon in said bottom layer represents a concentration of less than 50 percent.
- 4. An array as in claim 2 wherein said carbon in said bottom layer represents a concentration of between about 5 to 35 percent.
- 5. An array as in claim 1 wherein said bottom layer is no thicker than about 0.1 micron.
- 6. An array as in claim 3 wherein said bottom layer is no thicker than about 0.1 micron.
- 7. An array as in claim 1 wherein electrical resistivity between adjacent pixels is greater than about 107 ohm-cm.
- 8. An array as in claim 3 wherein voltage differential between adjacent charge collecting electrodes varies within a range of about 0 to 2 Volts.
- 9. An array as in claim 3 wherein said bottom layer is a P-doped layer.
- 10. An array as in claim 3 wherein said bottom layer is an N-doped layer.
- 11. An array as in claim 1 wherein said bottom layer is configured to avoid any significant pixel to pixel crosstalk by minimizing thickness of said bottom layer and adjusting the resistivity of material comprising the bottom layer.
- 12. An array as in claim 1 wherein said plurality of pixel circuits is at least 0.3 million pixel circuits.
- 13. An array as in claim 1 wherein said plurality of pixel circuits is at least 2 million pixel circuits.
- 14. An array as in claim 1 and also comprising image manipulation circuits fabricated on said substrate.
- 15. An array as in claim 14 and also comprising data analyzing circuits fabricated on said substrate.
- 16. An array as in claim 14 and also comprising input and output interface circuits fabricated on said substrate.
- 17. An array as in claim 16 and also comprising decision and control circuits fabricated on said substrate.
- 18. An array as in claim 16 and also comprising communication circuits fabricated on said substrate.
- 19. An array as in claim 1 wherein said sensor is configured with a Column-Parallel Analog-to Digital architecture.
- 20. An array as in claim 1 where said array is a component of a video camera and said array further comprises two 10-bit output ports representing video output from columns and odd columns respectively.
- 21. An array as in claim 1 wherein a plurality of said pixel circuits are covered wit a visible light shield and are configured to operate as dark references.
- 22. An array as in claim 21 and further two ADC conversions to reduce fixed pattern noise.
- 23. An array as in claim 1 and further comprising a gain adjustment circuit to produce white-balanced signals under various light sources.
- 24. An array as in claim 1 wherein said array is an integral part of a camera attached by a cable to a cellular phone.
- 25. An array as in claim 1 wherein said surface electrode is comprised of a layer of indium tin oxide.
- 26. An array as in claim 1 wherein said array in an integral part of a camera in a cellular phone.
- 27. An array as in claim 1 and further comprising an array of color filters located on top of said surface electrode.
- 28. An array as in claim 27 wherein said color filters are comprised of red, green and blue filters arranged in four color quadrants of two green, one red and one blue.
- 29. An array as in claim 1 wherein said array is a part of a camera fabricated in to form of a human eyeball.
- 30. An array as in claim 18 wherein said decision and control circuits comprise a processor programmed with a control algorithm for analyzing pixel data and based on that data controlling signal output from said sensor array.
- 31. An array as in claim 30 wherein said processor controls signal output by adjusting pixel illumination time.
- 32. An array as in claim 30 wherein said processor controls signal output by adjusting signal amplification.
- 33. An array as in claim 1 wherein said array is a part of a camera incorporated into a device chosen from the following group:
Analog camcorder Digital camcorder Security camera Digital still camera Personal computer camera Toy Endoscope Military unmanned aircraft, bomb and missile Sports equipment High definition television camera
- 34. A camera with a MOS or CMOS based active sensor array for producing electronic images from electron-hole producing light, said camera comprising:
A) an active sensor array fabricated on or in a substrate, said sensor array comprising:
A) a layer of charge generating material for converting the electron-hole producing light into electrical charges, B) a plurality of MOS or CMOS pixel circuits, each pixel circuit comprising a charge collecting electrode, located under the layered photodiodes for collecting the charges, and C) a surface electrode in the form of a thin transparent layer or grid located above said layer of charge generating material, B) additional MOS or CMOS circuits in and/or on the same crystalline substrate with said active sensor array for converting the charges into images, and C) focusing optics for focusing electron-hole producing light onto said active sensor array.
- 35 A camera as in claim 34 wherein said plurality of MOS or CMOS pixel circuits is a plurality of CMOS pixel circuits.
- 36. A camera as in claim 34 wherein said plurality of pixels is at least 0.3 million pixels.
- 37. A camera as in claim 34 and also comprising image manipulation circuits fabricated on said substrate.
- 38. A camera as in claim 37 and also comprising data analyzing circuits fabricated on said substrate.
- 39. A camera as in claim 37 and also comprising input and output interface circuits fabricated on said substrate.
- 40. A camera as in claim 39 and also comprising decision and control circuits fabricated on said substrate.
- 41. A camera as in claim 39 and also comprising communication circuits fabricated on said substrate.
- 42. A camera as in claim 34 wherein said camera is fabricated in to form of a human eyeball.
- 43. A camera as in claim 34 wherein said camera is incorporated into a device chosen from the following group:
Analog camcorder Digital camcorder Security camera Digital still camera Personal computer camera Toy Endoscope Military unmanned aircraft, bomb and missile Sports equipment High definition television camera
- 44. A high definition MOS or CMOS based camera comprising:
A) a MOS or CMOS based active sensor array comprising:
1) a substrate, 2) at least two million MOS or CMOS pixel circuits fabricated in or on said substrate, each pixel circuit comprising: 3) a charge collecting electrode for collecting electrical charges and at least three transistors for monitoring periodically charges collected by said charge collecting electrode, 4) a photodiode layer of charge generating material located above said pixel circuits for converting electromagnetic radiation into electrical charges, said photodiode layer comprising an N-doped layer, a P-doped layer and an intrinsic layer in between said P-doped layer and said N-doped layer, wherein one of said N-doped layer or said P-doped layer defines a bottom photodiode layer, is in electrical contact with said charge collecting electrode and is configured to avoid any significant pixel to pixel crosstalk, 5) a surface electrode in the form of a thin transparent layer or grid located above said layer of charge generating material; wherein electrical charges generated in regions of said photodiode layer above a particular charge collecting electrode are collected by that particular charge collecting electrode and no significant portion of said of the electrical charges generated above that particular charge collecting electrode are collected by any other charge collecting electrode,
- 45. An array as in claim 44 wherein said bottom photodiode layer comprises carbon.
- 46. An array as in claim 45 wherein said carbon in said bottom layer represents a concentration of between about 5 to 35 percent.
- 47. An array as in claim 44 wherein said bottom layer is no thicker than about 0.1 micron.
- 48. An array as in claim 44 wherein said bottom layer is no thicker than about 0.1 micron.
- 49. An array as in claim 44 wherein said sensor is configured with a Column-Parallel Analog-to Digital architecture.
- 50. An array as in claim 1 where said array is a component of a video camera and said array further comprises two 10-bit output ports representing video output from columns and odd columns respectively.
- 51. An array as in claim 44 wherein a plurality of said pixel circuits are covered wit a visible light shield and are configured to operate as dark references.
- 52. An array as in claim 51 and further comprising two ADC conversions to reduce fixed pattern noise.
- 53. An array as in claim 44 and further comprising a gain adjustment circuit to produce white-balanced signals under various light sources.
- 54. An array as in claim 1 wherein said plurality of MOS or CMOS pixel circuits is a plurality of CMOS pixel circuits.
- 55. An array as in claim 34 wherein said plurality of MOS or CMOS pixel circuits is a plurality of CMOS pixel circuits.
- 56. An array as in claim 44 wherein said at least two million MOS or CMOS pixel circuits are at least two million CMOS pixel circuits.
FIELD OF THE INVENTION
[0001] This application is a continuation in part of U.S. patent application Ser. No. 10/072,637 filed Feb. 5, 2002, Ser. No. 10/229,953 filed Aug. 27, 2002, Ser. No. 10/229,954 filed Aug. 27, 2002, Ser. No. 10/229,955 filed Aug. 27, 2002, Ser. No. 10/229,956 filed Aug. 27, 2002, Ser. No. 10/371,618 filed Feb. 22, 2003 and Ser. No. 10/648,129 filed Aug. 26, 2003; all incorporated herein by reference. The present invention relates to cameras and in particular to cameras with MOS or CMOS sensors.
Continuation in Parts (7)
|
Number |
Date |
Country |
Parent |
10072637 |
Feb 2002 |
US |
Child |
10746529 |
Dec 2003 |
US |
Parent |
10229953 |
Aug 2002 |
US |
Child |
10746529 |
Dec 2003 |
US |
Parent |
10229954 |
Aug 2002 |
US |
Child |
10746529 |
Dec 2003 |
US |
Parent |
10229955 |
Aug 2002 |
US |
Child |
10746529 |
Dec 2003 |
US |
Parent |
10229956 |
Aug 2002 |
US |
Child |
10746529 |
Dec 2003 |
US |
Parent |
10371618 |
Feb 2003 |
US |
Child |
10746529 |
Dec 2003 |
US |
Parent |
10648129 |
Aug 2003 |
US |
Child |
10746529 |
Dec 2003 |
US |