Claims
- 1. A semiconductor processing method of forming a capacitor comprising the following steps:
- providing a mass of electrically insulative oxide of a first density;
- densifying the electrically insulative oxide mass to a higher second density, the densified oxide mass being characterized by a wet etch rate of less than or equal to about 75 Angstroms/minute in a 100:1 by volume H.sub.2 O:HF solution;
- forming a first conductive layer over the electrically insulative oxide layer;
- after densifying the oxide mass, forming a dielectric layer over the first conductive layer and densified oxide mass, the dielectric layer comprising a nitride; and
- forming a second conductive layer over the capacitor dielectric layer, the second conductive layer being spaced from the first conductive layer by the dielectric layer.
- 2. The semiconductor processing method of forming a capacitor of claim 1 wherein the densifying step occurs before the step of providing the first conductive layer.
- 3. The semiconductor processing method of forming a capacitor of claim 1 wherein the oxide predominately comprises SiO.sub.2.
- 4. The semiconductor processing method of forming a capacitor of claim 1 wherein the oxide predominately comprises undoped SiO.sub.2 deposited by decomposition of TEOS.
- 5. The semiconductor processing method of forming a capacitor of claim 1 wherein the oxide predominately comprises doped SiO.sub.2.
- 6. The semiconductor processing method of forming a capacitor of claim 1 wherein the densified oxide mass is characterized by a wet etch rate of from about 55 Angstroms/minute to about 65 Angstroms/minute in a 100:1 by volume H.sub.2 O:HF solution.
- 7. The semiconductor processing method of forming a capacitor of claim 1 wherein the dielectric layer predominately comprises Si.sub.3 N.sub.4.
- 8. The semiconductor processing method of forming a capacitor of claim 1 wherein the step of densifying comprises exposing the oxide mass to a steam ambient at a temperature of at least about 800.degree. C. for a time period effective to impart said densifying.
- 9. The semiconductor processing method of forming a capacitor of claim 1 wherein the step of densifying comprises exposing the oxide mass to rapid thermal processing having a temperature ramp rate of at least 75.degree. C./second to achieve a temperature of at least about 800.degree. C. for a time period effective to impart said densifying.
- 10. The semiconductor processing method of forming a capacitor of claim 1 wherein the oxide predominately comprises SiO.sub.2, and the dielectric layer predominately comprises Si.sub.3 N.sub.4.
- 11. The semiconductor processing method of forming a capacitor of claim 1 wherein the dielectric layer predominately comprises Si.sub.3 N.sub.4, and the oxide predominately comprises undoped SiO.sub.2 deposited by decomposition of TEOS.
- 12. The semiconductor processing method of forming a capacitor of claim 1 wherein the dielectric layer predominately comprises Si.sub.3 N.sub.4, and the oxide predominately comprises doped SiO.sub.2.
- 13. The semiconductor processing method of forming a capacitor of claim 1 wherein,
- the densified oxide mass is characterized by a wet etch rate of from about 55 Angstroms/minute to about 65 Angstroms/minute in a 100:1 by volume H.sub.2 O:HF solution; and
- the oxide predominately comprises SiO.sub.2.
- 14. The semiconductor processing method of forming a capacitor of claim 1 wherein,
- the densified oxide mass is characterized by a wet etch rate of from about 55 Angstroms/minute to about 65 Angstroms/minute in a 100:1 by volume H.sub.2 O:HF solution; and
- the oxide predominately comprises undoped SiO.sub.2 deposited by decomposition of TEOS.
- 15. The semiconductor processing method of forming a capacitor of claim 1 wherein,
- the densified oxide mass is characterized by a wet etch rate of from about 55 Angstroms/minute to about 65 Angstroms/minute in a 100:1 by volume H.sub.2 O:HF solution; and
- the oxide predominately comprises doped SiO.sub.2.
- 16. A semiconductor processing method of forming a capacitor comprising the following steps:
- providing a mass of undoped SiO.sub.2 of a first density;
- densifying the undoped SiO.sub.2 mass to a higher second density, the densified SiO.sub.2 mass being characterized by a wet etch rate of from about 55 Angstroms/minute to about 65 Angstroms/minute in a 100:1 by volume H.sub.2 O:HF solution;
- forming a first capacitor electrode over the undoped SiO.sub.2 mass and thereby defining an undoped SiO.sub.2 mass and first capacitor electrode transition edge;
- after densifying the undoped SiO.sub.2 mass, forming a capacitor dielectric layer over the first capacitor electrode and densified SiO.sub.2 mass, the capacitor dielectric layer predominately comprising Si.sub.3 N.sub.4, the Si.sub.3 N.sub.4 capacitor dielectric layer having less thickness depletion at the transition edge than would otherwise occur were the SiO.sub.2 mass not subject to said densifying; and
- forming a second capacitor electrode over the Si.sub.3 N.sub.4 capacitor dielectric layer.
RELATED PATENT DATA
This patent application is a continuation resulting from U.S. patent application Ser. No. 08/962,483, now U.S. Pat. No. 5,933,723 which was an application filed on Oct. 31, 1997; which was a divisional resulting from U.S. patent Ser. No. 5,771,150, which was filed on Jun. 23, 1998.
US Referenced Citations (3)
| Number |
Name |
Date |
Kind |
|
5142438 |
Reinberg et al. |
Aug 1992 |
|
|
5286674 |
Roth et al. |
Feb 1994 |
|
|
5416041 |
Schwalke |
May 1995 |
|
Non-Patent Literature Citations (1)
| Entry |
| A 0.29-vm.sup.2 MIM-CROWN Cell And Process Technologies for 1-Gigabit DRAMs, T. Kaga et al., IEDM 1994, pp. 927-929. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
962483 |
Oct 1997 |
|