Claims
- 1. A test and measurement instrument, comprising:
an input conductor for receiving input test signals from a device under test; a receiver circuit for conditioning said input test signals from said input conductor; a common node wherein said conditioned input test signals are directed in parallel to a digital path and an analog path; said digital path for processing said input test signals from said common node to create a digital representation of said input test signals; and said analog path for processing said input test signals from said common node to create an analog representation of said input test signals.
- 2. The test and measurement instrument of claim 1, wherein said input conductor is a probe.
- 3. The test and measurement instrument of claim 1, wherein said input conductor comprises a buffer amplifier for reducing the loading of said device under test and for increasing the bandwidth of test signals capable of being received by said input conductor.
- 4. The test and measurement instrument of claim 1, wherein said input conductor comprises a transmission line terminated by an electrically trimmable resistor for reducing reflections and maintaining transmission bandwidth.
- 5. The test and measurement instrument of claim 1, wherein said receiver circuit comprises a plurality of resistors, wherein at least one of said plurality of resistors has a field effect transistor (FET) switch connected in series, said plurality of resistors and FET(s) forming a termination circuit.
- 6. The test and measurement instrument of claim 1, wherein said digital path comprises a comparator for determining a logic state of said input test signals and producing a digital representation of said input test signals.
- 7. The test and measurement instrument of claim 1, wherein said analog path comprises a multiplexer for selectively coupling one of a plurality of analog input signals to an output terminal.
- 8. The test and measurement instrument of claim 7, wherein said selected analog output signal is coupled to an oscilloscope.
- 9. A method, comprising:
receiving, via a common input path, an input test signal from a device under test; conditioning said input test signal for processing by a digital path and an analog path; directing, at a common node, said conditioned input test signal to said digital path and said analog path; processing said input test signal in said digital path to create a digital representation of said input test signal; and processing said input test signal in said analog path to create an analog representation of said input test signal.
- 10. The method of claim 9, wherein said common input path comprises a probe.
- 11. The method of claim 9, wherein said common input path comprises a buffer amplifier for reducing the loading of said device under test and for increasing the bandwidth of test signals capable of being received via said common input path.
- 12. The method of claim 9, wherein said common input path comprises a transmission line terminated by an electrically trimmable resistor for reducing reflections and maintaining transmission bandwidth.
- 13. The method of claim 9, wherein said input conductor is capable of receiving at least one of analog test signals and digital test signals.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application claims benefit of U.S. Provisional Patent Application No. 60/356,453filed Feb. 11, 2002, and is incorporated herein by reference in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60356453 |
Feb 2002 |
US |