Claims
- 1. A semiconductor memory having memory cells, each of the memory cells including a flip-flop including a pair of inverters with driver transistors, said each of the memory cells also including a pair of access transistors connected to the flip-flop, said each memory cell comprising:
- a resistive element disposed between said flip-flop and each of the pair of access transistors, said resistive elements being connected in series between drains of the driver transistors and source/drains of the access transistors, said resistive elements being separated from one another by a field insulation film and conductive gate layers of the flip-flop;
- wherein said pair of access transistors are parallel to one another and have gate electrodes formed of a curved polysilicon layer, a first of said driver transistors having a gate formed of a generally J-shaped polysilicon layer, a first end of said generally J-shaped polysilicon layer connected to one of said resistive elements and a second end of said generally J-shaped polysilicon layer connected to a drain of a second of said driver transistors, said second of said driver transistors having a gate formed of a generally I-shaped polysilicon layer having a first end connected to another of said resistive elements and a second end connected to a drain of said first driver transistor.
- 2. A semiconductor memory cell, comprising:
- a pair of inverters having drive transistors and connected as a flip-flop, said inverters each having a memory node at respective drains of said drive transistors, a first of said drive transistors having a gate formed by a generally J-shaped layer having one end connected to a drain of a second of said drive transistors, said second of said drive transistors having a gate formed by a generally I-shaped layer having one end connected to a drain of said first drive transistor;
- a pair of resistive elements each connected to said memory node, a first of said pair of resistive elements being a resistive region connected to a second end of said J-shaped layer of said first drive transistor, a second of said pair of resistive elements being a resistive region connected to a second end of said I-shaped layer of said second drive transistor; and
- a pair of access transistors each connected in series to respective one of said pair of resistive elements so that only said resistive elements are connected between said drive transistors and said access transistors, said pair of access transistors having a single layer forming gate electrodes for both of said pair of access transistors.
- 3. A semiconductor memory cell as claimed in claim 2, wherein said J-shaped layer and said I-shaped layer and said single layer are polysilicon layers formed on a substrate.
- 4. A semiconductor memory cell as claimed in claim 2, wherein said access transistors are parallel to one another.
- 5. A semiconductor memory cell, comprising:
- a substrate;
- a curved first layer on said substrate forming gate electrodes of first and second access transistors, said first and second access transistors being mutually parallel;
- a generally J-shaped second layer on said substrate forming a gate of a first drive transistor and having first and second ends, said first end of said second layer being connected to a drain of a second drive transistor;
- a generally I-shaped third layer on said substrate forming a gate of the second drive transistor and having first and second ends, said first end of said third layer being connected to a drain of said first drive transistor;
- a first resistive region interpositioned on said substrate between said second end of said second layer and said first access transistor; and
- a second resistive region interpositioned on said substrate between said second end of said third layer and said second access transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
1-320673 |
Nov 1990 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 798,699, filed Nov. 26, 1991, now abandoned.
US Referenced Citations (5)
Continuations (1)
|
Number |
Date |
Country |
Parent |
798699 |
Nov 1991 |
|