This application is a Divisional of application Ser. No. 08/775,951 filed Jan. 3, 1997, which is based on provisional application No. 60/022,565 filed Jul. 24, 1996.
Number | Name | Date | Kind |
---|---|---|---|
3796893 | Hoffman et al. | Mar 1974 | |
4169233 | Haraszti | Sep 1979 | |
4355377 | Sud et al. | Oct 1982 | |
4561702 | McAdams | Dec 1985 | |
4570084 | Griffin et al. | Feb 1986 | |
4734597 | Ullrich et al. | Mar 1988 | |
4831287 | Golab | May 1989 | |
5023841 | Akrout et al. | Jun 1991 | |
5049763 | Rogers | Sep 1991 | |
5162681 | Lee | Nov 1992 | |
5378940 | Knight, Jr. et al. | Jan 1995 | |
5502680 | Du et al. | Mar 1996 | |
5504443 | Gross et al. | Apr 1996 | |
5526314 | Kumar | Jun 1996 | |
5594361 | Campbell | Jan 1997 | |
5650971 | Longway | Jul 1997 |
Number | Date | Country |
---|---|---|
WO 9421045 | Sep 1994 | WOX |
Entry |
---|
Kawahara, T., et al., "A Charge Recycle Refresh for Gb-Scale DRAM's in File Applications," IEEE Journal of Solid-State Circuits, vo. 29, No. 6, Jun. 1994, pp. 715-722. |
Younis and Knight, "Practical Implementation of Charge Recovering Asymptotically Zero Power CMOS," Research on Integrated Systems; Proc. 1993 Symp., Cambridge, MA 1993. |
H.Y. Huang et al., "True-single phase All-N-logic Differential Logic (TADL) for very high-speed complex VLSI," Proc. IEEE ISCAS, May 1996. |
Leilani R. Tamura et al., "A 4-ns BiCMOS Translation-Lookaside Buffer;" Journal of Solid-State Circuits, vol. 25, No. 5, Oct. 1990, pp. 1093-1101. |
Number | Date | Country | |
---|---|---|---|
Parent | 775951 | Jan 1997 |