Claims
- 1. A chemical mechanical planarization system for chemical mechanical planarization of a semiconductor wafer, the system comprising:a wafer polisher; a polishing pad associated with the wafer polisher, wherein the polishing pad comprises: at least two serially linked polishing pad sections formed of an abrasive material, the polishing pad sections having a first polishing pad section having a first groove pattern formed In a side of the first polishing pad section adapted to contact the semiconductor wafer, wherein the first groove pattern comprises a plurality of grooves, and a second polishing pad section having a second groove pattern comprised of a plurality of grooves in a side of the second polishing pad section adapted to contact the semiconductor wafer, wherein the first groove pattern differs from the second groove pattern; and a wafer holder configured to hold the semiconductor wafer against the polishing pad.
- 2. The system of claim 1, wherein the first groove pattern comprises a plurality of non-parallel grooves formed in the abrasive material.
- 3. The system of claim 2, wherein the second groove pattern comprises a plurality of parallel grooves formed in the abrasive material.
- 4. The system of claim 1, wherein the polishing pad comprises a linear polishing pad.
- 5. The system of claim 1, wherein the polishing pad comprises a rotary polishing pad and wherein each polishing pad section comprises a wedge-shaped section.
- 6. The system of claim 1, wherein the first groove section comprises a plurality of grooves formed in the abrasive material, the plurality of grooves having a constant width and a constant depth.
- 7. The system of claim 1 wherein each of the plurality of grooves further comprises a constant spacing between adjacent grooves.
- 8. The system of claim 1, wherein the wafer polisher comprises a linear wafer polisher.
- 9. A chemical mechanical planarization system for chemical mechanical planarization of semiconductor wafers, the system comprising:a wafer polisher; a polishing pad associated with the wafer polisher, the polishing pad having at least two serially linked polishing pad sections wherein each of the polishing pad sections are arranged sequentially along an intended direction of motion of the polishing pad, the polishing pad sections comprising: a first polishing pad section having a first groove pattern formed in a side of the first polishing pad section adapted to contact a semiconductor wafer, wherein the first groove pattern comprises a first plurality of grooves; and a second polishing pad section having a second plurality of grooves in a side of the second polishing pad section adapted to contact the semiconductor wafer, wherein the first groove pattern differs from the second groove pattern; and a wafer holder configured to hold the semiconductor wafer against the polishing pad.
- 10. The system of claim 9, wherein at least one of the polishing pad sections comprises an abrasive material.
- 11. The system of claim 9, wherein the first plurality of grooves is oriented parallel to the intended direction of motion of the polishing pad.
- 12. The system of claim 9, wherein the first polishing pad section comprises a first hardness and the second polishing pad section comprises a second hardness, and wherein the first hardness differs from the second hardness.
- 13. The system of claim 9, wherein the first polishing pad section comprises a first density and the second polishing pad section comprises a second density, and wherein the first density differs from the second density.
- 14. The system of claim 9, wherein the at least two polishing pad sections comprise at least two different material removal profiles, and wherein the serially linked polishing pad sections are configured to produce a polishing member having a substantially uniform material removal profile.
- 15. The system of claim 9, wherein each of the first plurality of grooves comprises:a rectangular cross-section having a depth defined by a distance from the surface of the first polishing pad section, a width defined by a distance perpendicular to the depth measured from a first groove wall to a second groove wall, and a pitch spacing defined by a distance between the first groove wall of a first groove in the first plurality of grooves and a respective first wall of a groove immediately adjacent to the first groove.
- 16. The system of claim 9, wherein the wafer polisher comprises a linear wafer polisher.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of application Ser. No. 09/316,166, filed May 21, 1999, (pending), which is hereby incorporated by reference herein.
US Referenced Citations (16)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 878 270 |
Nov 1998 |
EP |
WO 9906182 |
Feb 1999 |
WO |
Non-Patent Literature Citations (3)
Entry |
English Abstract for JP6-47678 published Feb. 22, 1994. |
International Search Report dated Aug. 22, 2000 for corresponding PCT application PCT/US00/13328. |
Copy of currently pending claim in co-pending application Ser. No. 09/905,332 filed Jul. 13, 2001. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/316166 |
May 1999 |
US |
Child |
09/870212 |
|
US |