The subject matter disclosed herein relates to connections between integrated circuit chips. More specifically, the subject matter disclosed herein relates to chip connection structures and methods of forming such structures.
As integrated circuit device technologies continue to shrink in size, the connections between chips (and substrates) have become finer. Conventionally, these finer connections between integrated circuit chips and a substrate can be formed using a copper pin. While copper pins can meet some of the size constraints in developing interconnects, copper pins can be rigid, causing undesirable joint stress in the interconnection.
Chip connection structures and related methods of forming such structures are disclosed. In one case, an interconnect structure is disclosed, the structure including: a pillar connecting an integrated circuit chip and a substrate, the pillar including a barrier layer, a first copper layer over the barrier layer, and a first solder layer over the first copper layer.
A first aspect of the invention includes an interconnect structure, the structure including: a pillar connecting an integrated circuit chip and a substrate, the pillar including a barrier layer, a first copper layer over the barrier layer, and a first solder layer over the first copper layer.
A second aspect of the invention includes a method including: forming an interconnect structure between an integrated circuit chip and a substrate, the interconnect structure including at least one copper layer and at least one solder layer contacting the copper layer.
A third aspect of the invention includes a method of forming an interconnect structure, the method including: forming a mask over a chip body; plating a first copper layer on the chip body in an opening in the mask; forming a first solder layer over the first copper layer; forming a second copper layer over the first solder layer; and forming a second solder layer over the second copper layer, the second solder layer for connecting with a laminate.
These and other features of this invention will be more readily understood from the following detailed description of the various aspects of the invention taken in conjunction with the accompanying drawings that depict various embodiments of the invention, in which:
a-2c and 3a-3c depict cross-sectional views of semiconductor structures undergoing processes according to various embodiments of the invention.
a-5b depict cross-sectional views of a semiconductor structure undergoing processes according to various alternative embodiments of the invention.
a-6b, 7a-7b and 8a-8b depict cross-sectional views of a semiconductor structure undergoing processes according to various alternative embodiments of the invention.
It is noted that the drawings of the invention are not necessarily to scale. The drawings are intended to depict only typical aspects of the invention, and therefore should not be considered as limiting the scope of the invention. In the drawings, like numbering represents like elements between the drawings.
As noted herein, the subject matter disclosed relates to connections between integrated circuit chips. More specifically, the subject matter disclosed herein relates to chip connection structures and methods of forming such structures.
Various embodiments include an interconnect structure having: a pillar connecting an integrated circuit chip and a substrate. The pillar can include a barrier layer, a first copper layer over the barrier layer, and a first solder layer over the first copper layer. The pillar can be formed according to various methods, which are described with reference to embodiments herein.
The interspersed copper-and-solder pillar structures described according to the various embodiments of the invention can provide connection between a substrate and a chip, even in designs requiring finer dimensions. Additionally, in contrast to the conventional all-copper pillar, the copper-and-solder pillar structures disclosed according to the various embodiments can be more durable, and less prone to stress.
Turning to
For example, deposition techniques or the term “depositing” may be used to refer to any now known or later developed techniques appropriate for the material to be deposited including but not limited to, for example: chemical vapor deposition (CVD), low-pressure CVD (LPCVD), plasma-enhanced CVD (PECVD), semi-atmosphere CVD (SACVD) and high density plasma CVD (HDPCVD), rapid thermal CVD (RTCVD), ultra-high vacuum CVD (UHVCVD), limited reaction processing CVD (LRPCVD), metalorganic CVD (MOCVD), sputtering deposition, ion beam deposition, electron beam deposition, laser assisted deposition, thermal oxidation, thermal nitridation, spin-on methods, physical vapor deposition (PVD), atomic layer deposition (ALD), chemical oxidation, molecular beam epitaxy (MBE), plating, evaporation.
In any case, returning to
Following forming of the second copper layer 12, a second solder layer 14 can be formed over the second copper layer 12 (e.g., as a separate solder layer overlying a substrate 16, as described herein). The second solder layer 14 can be formed in a similar fashion as the first solder layer 10, e.g., via one or more deposition techniques. The second solder layer 14 can be formed in order to contact a substrate 16, such as a laminate. In some cases, the second solder layer 14 is formed over the substrate 16 prior to joining with the second copper layer 12. That is, in these embodiments, the second solder layer 14 is formed on the substrate 16, which is then subsequently joined with the second copper layer 12, e.g., by reflowing the second solder layer 14 to bond the second solder layer 14 with the second copper layer 12.
In various embodiments of the invention, the second copper layer 12 is formed by preliminarily forming a plating resist 20 over the mask 6 (e.g., the PSPI layer or photoresist layer), and then plating the second copper layer 12, e.g., to form a copper pin. This process is illustrated in the schematic depiction within
b) shows a process of applying a plating resist 20 over the mask layer 6, e.g., by depositing conventional plating resist material on the mask layer 6. Following formation of the plating resist 20, a copper pin (or, second copper layer 12) can be plated within an opening in the plating resist. The second copper layer 12 is plated over the first solder layer.
c) shows a process of stripping the plating resist 20, e.g., via conventional stripping techniques, and joining a second solder layer 14 (attached to a substrate 16) to the second copper layer to form an IC structure 2 described herein.
In some alternative embodiments, as shown in
The resulting structure (and in particular, the second copper layer 12) can then be bonded to the second solder layer 14, as described with respect to
In various embodiments of the invention, the first solder layer 10 and the second solder layer 14 are formed of different compositions, such that the solder layers have different solidification temperatures. In some cases, the first solder layer 10 includes a first solder alloy, having a first solidification temperature, and the second solder layer 14 includes a second solder alloy, having a second solidification temperature which is higher than the first solidification temperature.
In other cases, as shown in
In yet other embodiments, as shown in
In some cases, as shown in
Forming a barrier/seed layer 40 over a bond pad 38 and passivation layer 36, e.g., via conventional deposition techniques (
Forming a resist layer 42 over the barrier layer 40, the resist layer 42 including at least one plug which substantially fills a trench (or, well) in the barrier layer 40 (
Forming a partial copper layer 44 (e.g., via partial plating, as shown in
Removing the resist 42 (e.g., via conventional etching techniques) only in the openings (plugs) in the barrier layer 40 (
Forming a remaining copper layer 46 over the partial copper layer 44 to fill the trench in the barrier layer 40 with copper layer 46 (
Forming a solder layer 48 (e.g., via plating) over the copper layer 46 within openings in the remaining resist 42, the solder layer 48 substantially filling a trench in the copper layer 46 (
Removing the remaining resist 42, e.g., via conventional stripping techniques (
Following removal of the plating resist 20, the semiconductor structure 32 can be connected with a substrate, e.g., substrate 16 or another similar substrate shown and/or described herein.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
This written description uses examples to disclose the invention, including the best mode, and also to enable any person skilled in the art to practice the invention, including making and using any devices or systems and performing any incorporated methods. The patentable scope of the invention is defined by the claims, and may include other examples that occur to those skilled in the art. Such other examples are intended to be within the scope of the claims if they have structural elements that do not differ from the literal language of the claims, or if they include equivalent structural elements with insubstantial differences from the literal languages of the claims.
Number | Date | Country | |
---|---|---|---|
Parent | 13468750 | May 2012 | US |
Child | 14510426 | US |