Claims
- 1. A memory device that is operable with a supply voltage (Vcc) for buffering electric signals generated with an external supply voltage, comprising:a clamping circuit electrically connected with said supply voltage (Vcc) and said external supply voltage for generating a clamped signal; and an activation circuit electrically connected with said clamping circuit for receiving said clamped signal and generating an output signal when directed by said electric signals.
- 2. The memory device of claim 1, wherein said activation circuit includes a ratioed inverter to limit power consumption.
- 3. The memory device of claim 1, wherein said clamped signal is about equal to said supply voltage (Vcc) when said supply voltage (Vcc) is less than said external supply voltage.
- 4. The memory device of claim 1, wherein said clamped signal is about equal to said external supply voltage when said external supply voltage is less than said supply voltage (Vcc).
- 5. The memory device of claim 1, wherein said memory device is a flash memory.
- 6. A memory device that is operable with a supply voltage (Vcc) and is controlled with electric signals generated with an external supply voltage by an electronic system, said memory device comprising:a plurality of logic circuits electrically connected with said supply voltage (Vcc); and an external voltage buffer circuit comprising: a clamping circuit electrically connected with said supply voltage (Vcc) and said external supply voltage for generating a clamped signal; and an activation circuit electrically connected with said clamping circuit, said electronic system and said plurality of logic circuits for receiving said clamped signal and generating an output signal to control activation of said plurality of logic circuits when directed by said electric signals.
- 7. The memory device of claim 6, wherein said plurality of logic circuits are activated by said output signal when said memory device is selected.
- 8. The memory device of claim 6, wherein said plurality of logic circuits are deactivated by said output signal to place said memory device in a standby mode.
- 9. The memory device of claim 6, wherein said clamped signal is about equal to said supply voltage (Vcc) when said supply voltage (Vcc) is less than said external supply voltage.
- 10. The memory device of claim 6, wherein said clamped signal is about equal to said external supply voltage when said external supply voltage is less than said supply voltage (Vcc).
- 11. The memory device of claim 6, wherein said activation circuit includes a ratioed inverter to limit power consumption.
- 12. The memory device of claim 6, wherein said memory device is a flash memory.
- 13. The memory device of claim 6, wherein said electric signals are a logic low chip enable signal and a logic high chip enable signal.
- 14. A method of buffering of electric signals with a memory device, comprising the acts of:providing a supply voltage (Vcc); providing an external supply voltage; generating a clamped signal with a clamping circuit, said supply voltage (Vcc) and said external supply voltage; generating said electric signals with said external supply voltage; and directing an activation circuit with said electric signals and said clamped signal to generate an output signal.
- 15. The method of claim 14 comprising the further act of activating a plurality of logic circuits with said output signal when said memory device is selected.
- 16. The method of claim 14, comprising the further act of deactivating a plurality of logic circuits with said output signal when said memory device is in a standby mode.
- 17. The method of claim 14, wherein said activation circuit includes a ratioed inverter to limit power consumption.
- 18. The method of claim 14, wherein said clamped signal is about equal to said supply voltage (Vcc) when said supply voltage (Vcc) is less than said external supply voltage.
- 19. The method of claim 14, wherein said clamped signal is about equal to said external supply voltage when said external supply voltage is less than said supply voltage (Vcc).
- 20. The method of claim 14, wherein said memory device is a flash memory.
Parent Case Info
This application claims the benefit under 35 U.S.C. §119(e) of Provisional U.S. patent application Ser. No. 60/199,481, filed on Apr. 25, 2000.
US Referenced Citations (7)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/199481 |
Apr 2000 |
US |