Claims
- 1. An apparatus comprising:a first circuit configured to select (i) a read-back address signal, or (ii) a data signal as an output signal in response to one or more first control signals; a second circuit configured to generate (i) said read-back address signal and (ii) a cycle identification signal in response to an internal address signal and one or more second control signals; a third circuit configured to generate one or more I/O control signals in response to said cycle identification signal, wherein said one or more I/O control signals determine the format of said output signal.
- 2. The circuit according to claim 1, wherein said third circuit is configured to generate the one or more I/O control signals in further response to one or more bus matching format control signals, and one or more counter read-back control signals.
- 3. The apparatus according to claim 1, wherein said data signal is further selected in response to one or more first control signals between a first data signal and a second data signal.
- 4. The apparatus according to claim 1, wherein one of said first control signals comprises a read-back control signal.
- 5. The apparatus according to claim 4, wherein said read-back control signal is generated in response to a plurality of counter control signals.
- 6. The apparatus according to claim 5, wherein said plurality of counter control signals is selected from the group consisting of (i) an address strobe signal, (ii) a counter enable signal, and (iii) a counter reset signal.
- 7. The apparatus according to claim 1, wherein one of said one or more second control signals comprise bus matching format select signals.
- 8. The apparatus according to claim 7, wherein said bus matching format select signals are generated in response to one or more bus matching control signals.
- 9. The apparatus according to claim 3, wherein said first data signal represents a flow through active synchronous mode and said second data signal represents a pipelined active synchronous mode.
- 10. The apparatus according to claim 1, wherein said apparatus comprises a memory device.
- 11. The apparatus according to claim 10, wherein said memory device comprises a multi-port RAM.
- 12. The apparatus according to claim 10, wherein said memory device comprises an asynchronous RAM having a synchronous test mode.
- 13. The apparatus according to claim 1, wherein said second circuit internally controls:the number of cycles required to read out said read-back address signal; and multiplexing of said internal address signal.
- 14. An apparatus comprising:means for selecting (i) a read-back address signal, or (ii) a data signal as an output signal in response to one or more first control signals; means for generating (i) said read-back address signal and (ii) a cycle identification signal in response to an internal address signal and one or more second control signals; means for generating one or more I/O control signals in response to said cycle identification signal, wherein said one or more I/O control signals determine the format of said output signal.
- 15. The apparatus according to claim 14, wherein said means for generating said one or more control signals further responds to one or more bus matching format control signals, and one or more counter read-back control signals.
- 16. A method of reading the contents of an internal address counter/register of a memory device comprising the steps of:selecting (i) a read-back address signal, (ii) a first data signal or (iii) a second data signal as an output signal in response to one or more first control signals; generating (i) said read-back address signal and (ii) a cycle identification signal in response to an internal address signal and one or more second control signals; generating one or more I/O control signals in response to said cycle identification signal, one or more bus matching format control signals, and one or more counter read-back control signals, wherein said one or more I/O control signals determine the format of said output signal.
- 17. The method according to claim 16, wherein one of said first control signals comprise a read-back control signal.
- 18. The method according to claim 16, wherein said read-back control signal is generated in response to a plurality of counter control signals.
- 19. The method according to claim 18, wherein said plurality of counter control signals is selected from the group consisting of (i) an address strobe signal, (ii) a counter enable signal, and (iii) a counter reset signal.
- 20. The method according to claim 16, wherein said first data signal represents a flow through active synchronous mode and said second data signal represents a pipelined active synchronous mode.
- 21. The method according to claim 19, wherein said internal address data is read out in one or more subsequent clock cycles, depending on said bus matching format select signal and said active synchronous operation mode.
- 22. The method according to claim 20, wherein said internal address data is routed to an assigned output pin in response to said bus matching format select signals.
CROSS REFERENCE TO RELATED APPLICATIONS
The present application may relate to co-pending application Ser. No. 09/531,341, filed concurrently, which is hereby incorporated by reference in its entirety.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5548786 |
Amini et al. |
Aug 1996 |
A |
5590287 |
Zeller et al. |
Dec 1996 |
A |
6044412 |
Evoy |
Mar 2000 |
A |