1. Field of the Invention
The present invention relates to circuit modules and methods of managing circuit modules, and more particularly, to circuit modules that include identification codes and methods of managing circuit modules.
2. Description of the Related Art
Methods of manufacturing various types of circuit modules include a method of forming a plurality of circuit modules at the same time as a mother substrate and dividing the mother substrate into individual circuit modules in a final stage.
Japanese Unexamined Patent Application Publication No. 2007-42934 discloses a method of managing the manufacturing histories of such circuit modules and mother substrates.
Referring to
A multiple substrate 10 illustrated in
The substrate identification code 20 is unique so as not to be the same as that of another multiple substrate 10, and each of the circuit identification codes 22 includes the substrate identification code 20 as a portion thereof.
For example, when the substrate identification code 20 is [00010], the circuit identification codes 22 of the division substrates 11 to 14 may be [00010-001], [00010-002], [00010-003], and [00010-004].
However, when identification codes are to be provided, there has been a problem in that spaces for providing the identification codes are required, resulting in individual division substrates having increased sizes. Specifically, since many electrodes are formed on the back surfaces of the substrates, there has been a problem in that new spaces for providing the identification codes are required.
In addition, in the case where packaging using resin sealing is used instead of conventional metal caps to make circuit modules thinner, if identification codes are provided inside the resin seal, it is difficult to read the identification codes at the time of defect analysis.
Further, in the case of sealing with a resin, separation at the interface between a substrate and a sealing resin, for example, is a big problem in view of reliability. Hence, traceability that enables monitoring of occurrences of defects is required.
Accordingly, preferred embodiments of the present invention provide small circuit modules provided with identification codes and a method of managing such circuit modules.
A circuit module obtained by dividing a mother substrate including a plurality of circuit modules provided thereon, includes a module substrate, electrodes provided on a first main surface of the module substrate, and a resist layer provided on the first main surface of the module substrate, wherein the first main surface of the module substrate includes a direction identification area indicating a direction of the module substrate using partial formation/non-formation of the electrodes or partial formation/non-formation of the resist layer, and a first identification code including information about a position on the mother substrate of the module substrate is provided in the direction identification area.
This configuration makes it unnecessary to provide a new space for providing the first identification code, and reduces the size of the circuit module.
The first identification code is preferably represented using a dot pattern, for example.
This allows necessary resolution to be smaller than that for forming characters, thereby allowing the identification code to be formed in a limited space.
The first identification code is represented preferably using partial formation/non-formation of the electrodes or partial formation/non-formation of the resist layer.
This configuration allows the first identification code to be formed at the same time as electrode patterns are formed, or allows the first identification code to be formed at the same time as the resist layer is formed. Hence, an extra step for forming the first identification code is not required.
The first identification code is represented using partial formation/non-formation of the electrodes, and the direction identification area is covered with the resist layer.
This configuration reduces the likelihood of the first identification code being removed and recognition errors occurring when the direction identification area is recognized using light reflection.
The first main surface of the module substrate is a mounting surface of the circuit module, a plurality of components are provided on a second main surface, and the plurality of the components are sealed with a resin on the module substrate.
This makes a metal cap unnecessary, and enables thinning of the module. Further, the identification code can be easily read in a resin-sealed state. In other words, the structure is specifically appropriate for a resin-sealed circuit module.
A second identification code is provided on an external surface of the module substrate on the second surface side.
This allows the capability of identifying a circuit module to be enhanced by using two identification codes.
The second identification code preferably includes information about identification of the mother substrate.
As a result, a mother substrate can be identified using the second identification code and a position on the mother substrate can be identified. Although the second identification code varies with manufacturing, the first identification code can always be made to have a fixed pattern. Since the first identification code having a fixed pattern can be basically formed using a printing method, no additional costs are required. Further, since only a variable identification code is provided as the second identification code, the second identification code can be made to have a minimum number of digits or the like. Hence, the time per circuit module required to form the code using, for example, laser marking, is not long.
A method of managing circuit modules according to a preferred embodiment of the present invention is configured as follows.
Circuit modules are managed by forming a plurality of circuit modules on a mother substrate, forming a first identification code including information about a position on the mother substrate of the circuit module, in a direction recognition area in each module substrate portion of the mother substrate, dividing the mother substrate into the module substrate portions, and obtaining the information about the position on the mother substrate of the circuit module by reading the first identification code.
This method allows management of positions on the mother substrate from which the circuit modules have been cut, resulting in enhanced defect analysis capability and traceability, for example.
According to a preferred embodiment of the present invention, it becomes unnecessary to provide a new space for providing the first identification code, and the size of the circuit module is reduced. In addition, positions on the mother substrate from which the circuit modules have been cut can be managed, resulting in enhanced defect analysis capability and traceability, for example.
The above and other elements, features, steps, characteristics and advantages of the present invention will become more apparent from the following detailed description of the preferred embodiments with reference to the attached drawings.
Circuit modules according to a first preferred embodiment will be described with reference to
Note that the signal input output terminals may be provided at all or some of the four edges of the module substrate 30. This is also true in other preferred embodiments described below.
The inside area of the module substrate 30 surrounded by the signal input output terminals 42 and the outer ground terminals 41 is an inner-ground-terminal formation area 31. The inner-ground-terminal formation area 31 includes a plurality of inner ground terminals 40 arranged in a matrix of rows and columns.
Note that the terminals provided in the inside area surrounded by the signal input output terminals 42 and the outer ground terminals 41 are not limited to the ground terminals, and may be other terminals or electrodes. For example, signal input terminals may be formed there.
In this example, the inner-ground-terminal formation area 31 includes the inner ground terminals 40 arranged in six rows and six columns. One of the edge portions is a direction identification area 39, and does not include the inner ground terminal 40 provided therein. In the direction identification area 39, a first identification code that includes the position information of the module substrate 30 is provided, as will be described in detail later.
The four dots in the dot formation areas 38R1 to 38R4 make up a 4-bit binary code indicating row information, and the four dots in the areas 38C1 to 38C4 make up a 4-bit binary code indicating column information. Note that the dots are preferably formed of electrodes, for example.
For example, in the case of the first identification code formed in the direction identification area 39 illustrated in
In this manner, the positions of module substrates with 16 rows and 16 columns maximum are represented.
The manufacturing steps for circuit modules based on the mother substrate illustrated in
(1) Mount predetermined electronic components on a component mounting surface (a surface on the backside when viewed as in
(2) Seal the entirety of the component mounting surface of the mother substrate 100 using an insulating resin.
(3) Form grooves having a depth from the resin sealed surface to the center of the mother substrate 100 in the width direction, along the boundary lines of the module substrates 30.
(4) Apply conductive paste on the surface of the resin for sealing and dry and harden the conductive paste.
(5) Then, provide a second identification code including identification information (identification information representing which mother substrate the circuit module is cut from) to identify the mother substrate at a position on the front surface (surface opposite the mounting surface).
(6) Finally, cut the whole mother substrate 100 to obtain individual circuit modules.
As illustrated in
As illustrated in
Note that in the configuration illustrated in
This results in an advantage in that the electrodes are prevented from being removed and recognition errors are unlikely to occur when the position of the direction identification area is recognized on the basis of a difference in the amount of light reflected.
In addition, although sealing is preferably performed using a resin in the example described above, the present invention can be applied to the case in which sealing is performed using a metal case (cap) instead of using a resin. This is also true in other preferred embodiments described later.
In the example of
In this manner, the first identification codes may be formed using a plurality of areas of the inner ground terminals 40.
In this manner, the direction identification area 39 may include 8-bit row position information and 8-bit column information.
In this manner, the positions of module substrates with 255 rows and 255 columns maximum are represented, for example.
The inside area of the module substrate 30 surrounded by the signal input output terminals 42 and the outer ground terminals 41 is the inner-ground-terminal formation area 31. The inner-ground-terminal formation area 31 includes a plurality of the inner ground terminals 40 individually provided therein. A resist layer 43 is provided between these electrodes.
The direction identification area 39, in which the inner ground terminal 40 is not provided, includes the first identification code 38 provided therein preferably using dot pattern electrodes. The whole direction identification area 39 including the surface of the first identification code 38 defined by dot pattern electrodes is covered with the resist layer 43.
This results in an advantage in that the electrodes are prevented from being removed and recognition errors are unlikely to occur when the position of the direction identification area is recognized using a difference in the amount of light reflected by the area.
The inside area of the module substrate 30 surrounded by the signal input output terminals 42 and the outer ground terminals 41 is the inner-ground-terminal formation area 31. The inner-ground-terminal formation area 31 includes a continuous ground electrode provided therein. However, the first identification code 38 is provided in the direction identification area 39 using partial openings (cut pattern) in the ground electrode.
The inner ground terminals 40 are provided using partial openings in the resist layer 43 in the area of the inner-ground-terminal formation area 31 other than the direction identification area 39.
The resist layer 43 is also provided between the neighboring signal input output terminals 42 and between the outer ground terminals 41 and the signal input output terminals 42.
The whole direction identification area 39, including the surface of the first identification code 38 using the cut pattern of the ground electrode, is covered with the resist layer 43.
This results in an advantage in that the electrodes are prevented from being removed and recognition errors are unlikely to occur when the position of the direction identification area is recognized using a difference in the amount of light reflected by the area.
The inside area of the module substrate 30 surrounded by the signal input output terminals 42 and the outer ground terminals 41 is the inner-ground-terminal formation area 31. The inner-ground-terminal formation area 31 includes a continuous ground electrode provided therein. The inner-ground-terminal formation area 31 includes the inner ground terminals 40 provided therein using a plurality of openings in the resist layer 43. However, the first identification code 38 is preferably formed in the direction identification area 39 using partial openings (cut pattern) in the resist layer.
In this manner, the first identification code may be formed using the pattern of the resist layer. This configuration reduces the likelihood of the first identification code 38 being removed.
Note that although examples in which the first identification code is represented using a dot pattern have been shown in the preferred embodiments described above, the dot pattern is not limited to a pattern of round dots and may be a pattern of square dots. By using a pattern of dots having various shapes, more positions can be represented using fewer dots. For example, eight dots illustrated in
Further, in the case in which manufacturing conditions, circuit configurations, or the like are set differently in accordance with the types of mother substrate or module substrate, the shapes of dots in the dot pattern of the first identification code may be made to be different accordingly. In this manner, manufacturing conditions, circuit configurations, or the like may be easily identified. Examples of various shapes usable for the dots of a pattern include a circle, a rectangle, a triangle, a cross, and a hexagon.
The first identification code may be a bar-type code, not limited to a dot pattern. Further, the first identification code may be a one-dimensional or two-dimensional bar code, not limited to a binary code. The first identification code may include characters, but by using dots or bars, the code can be advantageously provided in a limited space.
A method of managing circuit modules according to a preferred embodiment of the present invention will now be described with reference to the flowcharts illustrated in
When the circuit module is abnormal, the first identification code on the mounting surface side of the circuit module is read, so as to determine the position on the mother substrate from which the circuit module has been cut. Then defect analysis for that circuit module is performed (S34→S35). In this manner, statistical management of the relationship (distribution or the like) between the positions on a mother substrate and defect rates or defect modes can be performed.
In addition, by reading the second identification code on the front surface side of a circuit module, it can be determined from which circuit module the mother substrate has been cut.
In this manner, the manufacturing time of the circuit module, the mother substrate and the position on the mother substrate from which the circuit module has been cut can be made to be the objects of management, resulting in increased traceability. Note that the identification code can be read by image recognition or using a laser and a microscope.
While preferred embodiments of the present invention have been described above, it is to be understood that variations and modifications will be apparent to those skilled in the art without departing the scope and spirit of the present invention. The scope of the present invention, therefore, is to be determined solely by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
2008-319852 | Dec 2008 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5032542 | Kazami et al. | Jul 1991 | A |
5171703 | Lin et al. | Dec 1992 | A |
6333564 | Katoh et al. | Dec 2001 | B1 |
6455945 | Ishii et al. | Sep 2002 | B1 |
6561118 | Mead | May 2003 | B2 |
6589801 | Yoon et al. | Jul 2003 | B1 |
6602734 | Wada et al. | Aug 2003 | B1 |
6830946 | Yanagisawa et al. | Dec 2004 | B2 |
7002667 | Levasier et al. | Feb 2006 | B2 |
7022437 | Cummings | Apr 2006 | B2 |
7046331 | Rossing et al. | May 2006 | B2 |
7112889 | Maruyama et al. | Sep 2006 | B1 |
20010032666 | Jenson et al. | Oct 2001 | A1 |
20010033952 | Jenson et al. | Oct 2001 | A1 |
20010042901 | Maruyama | Nov 2001 | A1 |
20020000034 | Jenson | Jan 2002 | A1 |
20020001746 | Jenson | Jan 2002 | A1 |
20020001747 | Jenson et al. | Jan 2002 | A1 |
20020004167 | Jenson et al. | Jan 2002 | A1 |
20020019066 | Iketani | Feb 2002 | A1 |
20020037756 | Jacobs et al. | Mar 2002 | A1 |
20020089052 | Yamaura et al. | Jul 2002 | A1 |
20020109825 | Gui et al. | Aug 2002 | A1 |
20020147520 | Mos et al. | Oct 2002 | A1 |
20020160368 | Bass et al. | Oct 2002 | A1 |
20020172876 | Baselmans | Nov 2002 | A1 |
20020178600 | Machida et al. | Dec 2002 | A1 |
20020182518 | Van Haren | Dec 2002 | A1 |
20020192598 | Hirayanagi | Dec 2002 | A1 |
20030001107 | Kroon et al. | Jan 2003 | A1 |
20030001256 | Sato et al. | Jan 2003 | A1 |
20030020184 | Ballarin | Jan 2003 | A1 |
20030034567 | Sato et al. | Feb 2003 | A1 |
20030199122 | Wada et al. | Oct 2003 | A1 |
20040026767 | Sato et al. | Feb 2004 | A1 |
20040036164 | Koike et al. | Feb 2004 | A1 |
20040038471 | Sakamoto et al. | Feb 2004 | A1 |
20040086424 | Schembri | May 2004 | A1 |
20040086869 | Schembri | May 2004 | A1 |
20040086871 | Schembri | May 2004 | A1 |
20040087008 | Schembri | May 2004 | A1 |
20040087009 | Schembri | May 2004 | A1 |
20040087033 | Schembri | May 2004 | A1 |
20040103917 | Heerens | Jun 2004 | A1 |
20040130022 | Shizuno | Jul 2004 | A1 |
20040137335 | Cummings | Jul 2004 | A1 |
20040137662 | Yanagisawa et al. | Jul 2004 | A1 |
20040156027 | Best et al. | Aug 2004 | A1 |
20040174511 | Gui et al. | Sep 2004 | A1 |
20040185310 | Jenson et al. | Sep 2004 | A1 |
20040185667 | Jenson | Sep 2004 | A1 |
20040187722 | Mos et al. | Sep 2004 | A1 |
20040201833 | Gui et al. | Oct 2004 | A1 |
20040206954 | Maruyama | Oct 2004 | A1 |
20040211922 | Kroon et al. | Oct 2004 | A1 |
20050009237 | Yamaguchi | Jan 2005 | A1 |
20050026323 | Wada et al. | Feb 2005 | A1 |
20050032267 | Liu et al. | Feb 2005 | A1 |
20050040545 | Van Haren | Feb 2005 | A1 |
20050042784 | Yanagisawa et al. | Feb 2005 | A1 |
20050045223 | Jenson et al. | Mar 2005 | A1 |
20050070068 | Kobayashi | Mar 2005 | A1 |
20050073031 | Abe et al. | Apr 2005 | A1 |
20050082683 | Yamaura et al. | Apr 2005 | A1 |
20050084772 | Ballarin | Apr 2005 | A1 |
20050085005 | Droz | Apr 2005 | A1 |
20050085009 | Yamaguchi et al. | Apr 2005 | A1 |
20050140951 | Van Buel et al. | Jun 2005 | A1 |
20050146699 | Levasier et al. | Jul 2005 | A1 |
20050146721 | Consolini et al. | Jul 2005 | A1 |
20050254030 | Tolsma et al. | Nov 2005 | A1 |
20050260796 | Takahashi | Nov 2005 | A1 |
20050286042 | Schoormans et al. | Dec 2005 | A1 |
20060019157 | Jenson | Jan 2006 | A1 |
20060021214 | Jenson et al. | Feb 2006 | A1 |
20060063074 | Jenson et al. | Mar 2006 | A1 |
20060113642 | Kajiki et al. | Jun 2006 | A1 |
20060138657 | Kushima | Jun 2006 | A1 |
20060138682 | Van Haren | Jun 2006 | A1 |
20060146307 | Hansen et al. | Jul 2006 | A1 |
20060202201 | Maruyama | Sep 2006 | A1 |
20060214294 | Fukasawa | Sep 2006 | A1 |
20060279003 | Maruyama et al. | Dec 2006 | A1 |
20070008238 | Liu et al. | Jan 2007 | A1 |
20070052106 | Watase et al. | Mar 2007 | A1 |
20070070229 | Shizuno | Mar 2007 | A1 |
20070087230 | Jenson et al. | Apr 2007 | A1 |
20070089113 | Kobayashi | Apr 2007 | A1 |
20070212652 | Lalbahadoersing et al. | Sep 2007 | A1 |
20070243459 | Jenson et al. | Oct 2007 | A1 |
20070267736 | Shimanuki | Nov 2007 | A1 |
20080032203 | Phillipps et al. | Feb 2008 | A1 |
20080194060 | Shimanuki | Aug 2008 | A1 |
20080224293 | Hin | Sep 2008 | A1 |
20080251788 | Maruyama | Oct 2008 | A1 |
20090001849 | Tsuda | Jan 2009 | A1 |
20090068556 | Jacobs et al. | Mar 2009 | A1 |
20090075422 | Machida | Mar 2009 | A1 |
20090075452 | Van Haren | Mar 2009 | A1 |
20090160065 | Haba et al. | Jun 2009 | A1 |
20100039044 | Hatakenaka et al. | Feb 2010 | A1 |
20100052191 | Trogisch et al. | Mar 2010 | A1 |
20110110057 | Nishikawa et al. | May 2011 | A1 |
Number | Date | Country |
---|---|---|
3-38654 | Apr 1991 | JP |
05-218600 | Aug 1993 | JP |
2001-156217 | Jun 2001 | JP |
2002-43703 | Feb 2002 | JP |
2003-188039 | Jul 2003 | JP |
2005-183939 | Jul 2005 | JP |
2005-277075 | Oct 2005 | JP |
2005-294635 | Oct 2005 | JP |
2007-42934 | Feb 2007 | JP |
Entry |
---|
Official Communication issued in International Patent Application No. PCT/JP2009/066907, mailed on Jan. 12, 2010. |
Number | Date | Country | |
---|---|---|---|
20110239457 A1 | Oct 2011 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/JP2009/066907 | Sep 2009 | US |
Child | 13155463 | US |