Claims
- 1. A clock reproducing circuit comprising:a phase comparison circuit to perform phase comparison of input signals based on a first number of clock cycles or based on a second number of clock cycles; and a circuit to control said phase comparison circuit according to a start sequence to select phase comparison of said in put signals based on one of the first number of clock cycles and the second number of clock cycles.
- 2. The clock reproducing circuit according to claim 1, wherein said start sequence is specified by a mode register set command.
- 3. The clock reproducing circuit according to claim 1 or 2, which is included in a DDR SDRAM.
- 4. The clock reproducing circuit according to any of claims 1 to 3, including one of a DLL circuit, an SMD circuit and an NDC or a BDD circuit.
- 5. The clock reproducing circuit according to claim 1, including either one of a delay locked loop circuit, a synchronous mirror delay circuit, a negative delay circuit, and a bi-directional delay circuit.
- 6. A clock generation circuit comprising:a phase comparison circuit to perform phase comparison of input signals based on a first number of clock cycles or based on a second number of clock cycles; and a circuit to control said phase comparison circuit according to a command to select phase comparison of said input signals based on one of the first number of clock cycles and the second number of clock cycles.
- 7. The clock generation circuit according to claim 6, wherein said command is a mode register set command.
- 8. The clock generation circuit according to claim 6, including either one of a delay locked loop circuit, a synchronous mirror delay circuit, a negative delay circuit, and a bi-directional delay circuit.
- 9. The clock generation circuit according to claim 6, including a delay locked loop circuit.
- 10. The clock generation circuit according to claim 6, wherein the first number of clock cycles is 1 and the second number of clock cycles is 2.
- 11. A clock generation circuit comprising:a circuit to input a first clock signal and output a second lock signal obtained by delaying the first clock signal; a phase comparison circuit to perform phase comparison between the first clock signal and the second clock signal based on a first number of clock cycles or to perform phase comparison between the first clock signal and the second clock signal based on a second number of clock cycles; and a circuit to control said phase comparison circuit according to a command to select phase comparison of said first clock signal and said second clock signal based on one of said first number of clock cycles and said second number of clock cycles.
- 12. The clock generation circuit according to claim 11, wherein said command is a mode register set command.
- 13. The clock generation circuit according to claim 11, including a delay locked loop circuit.
- 14. The clock generation circuit according to claim 11, wherein the first number of clock cycles is 1, and the second number of clock cycles is 2.
- 15. A DDR type dynamic random access memory comprising:a clock reproducing circuit which inputs a first clock signal and outputs a second clock signal obtained by delaying the first clock signal, a phase comparison circuit to perform phase comparison between the first clock signal and the second clock signal based on a first number of clock cycles or to perform phase comparison between the first clock signal and the second clock signal based on a second number of clock cycles; and a circuit to control said phase comparison circuit according to a command to select phase comparison of said first clock signal and said second clock signal based on one of said first number of clock cycles and said second number of clock cycles.
- 16. The dynamic random access memory according to claim 15, wherein said command is a mode register set command.
- 17. The dynamic random access memory according to claim 15, including a delay locked loop circuit.
- 18. The dynamic random access memory according to claim 15, wherein said first clock cycle is 1 and said second clock cycle is 2.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-221809 |
Jul 2000 |
JP |
|
Parent Case Info
This is a divisional of parent application Ser. No. 09/903,830, filed Jul. 13, 2001 U.S. Pat. No. 6,437,619; the entire disclosures of which are hereby incorporated by reference.
US Referenced Citations (5)
Foreign Referenced Citations (5)
Number |
Date |
Country |
10-79663 |
Mar 1998 |
JP |
10-126254 |
May 1998 |
JP |
11-112308 |
Apr 1999 |
JP |
11-225067 |
Aug 1999 |
JP |
11-266239 |
Aug 1999 |
JP |