1. Field of the Invention
The present invention refers to a cloverleaf microgyroscope and a method of manufacturing a cloverleaf microgyroscope that contains a single crystal silicon cloverleaf-shaped resonator and integrated post attached to the leaves with through-wafer interconnects.
2. Description of Related Art
U.S. Pat. No. 5,894,090 to Tang et al., which is incorporated herein by reference, discloses a micromachined symmetrical leaf structure having a plurality of symmetrically disposed leaves about a defined center. At least one micromachined spring is disposed symmetrically with respect to the symmetrical leaf structure and supporting the symmetrical leaf structure, a rim/base structure to which the spring is coupled. The rim/base structure includes a plurality of sensing and drive electrodes and a circuit electrically coupled to the electrodes included within the rim/base structure. The circuit provides drive signals to the drive electrodes to oscillate the symmetrical leaf structure and to receive a sensing signal from the sensing electrodes to detect response of the oscillating symmetrical leaf structure to physical phenomena exterior to the micromachined resonator. The micromachined resonator has a manually inserted post. It shows a lack of a silicon based vacuum encapsulation. A low yield is obtained during the separation. The manufacturing of the resonator involves high fabrication costs. It shows large vibration sensitivity and no clear path to electronic integration.
The known manufacturing processes make it very difficult to manufacture a microgyroscope. The central post is inserted by hand, the device has to be vacuum packaged in a custom package and there is no ability to integrate control electronics with the silicon structure.
Although electrical through-wafer vias have been used for many years for standard ICs, the use of deep (>500 microns) vias with MEMS within a wafer-level vacuum package has not been attempted to our knowledge. In addition, standard pn junction techniques for electrical isolation are not satisfactory for the extremely high levels of isolation that must be achieved for MEMS devices. Also, standard poly fills of etched vias are not useful since the front side contacts (control electrodes for the MEMS device) must be perfectly smooth for the microgyro. This is needed to produce a high degree of reproducibility of the measured capacitance between the plates. The use of spray resist techniques allows us to perform lithography in high-aspect ratio holes, and thus create the desired structure.
What are needed are a cloverleaf microgyroscope and a process for manufacturing a cloverleaf microgyroscope with an integrated central post and electronics with the resonator and vacuum package at wafer-level with a single crystal silicon construction.
This invention addresses the above needs.
One aspect of the present invention is a method of manufacturing a cloverleaf microgyroscope containing an integrated post comprising:
Another aspect of the present invention is a cloverleaf microgyroscope manufactured by this method.
The construction of a microgyroscope has a single crystal silicon cloverleaf-shaped resonator and integrated post attached to the leaves. The microgyroscope device array is fabricated by bonding two separate substrates together using a gold/gold thermo compression technique; one contains the cloverleaf resonator structures fabricated from silicon-on-insulator (SOI) and bulk silicon substrates, and the other contains the support pillars and electrode metal. A fourth wafer containing an array of etched cavities and openings which allow the bonding of electrical wires from metal pads to the device wafer in a vacuum, thus hermetically sealing each individual microgyroscope.
This disclosure describes a new concept of using deep through-wafer vias combined with wafer-level vacuum packaging to produce all-Si microgyros with ball-grid array interconnects on the bottom wafer. High-aspect ratio lithography using spray-on resist and DRIE are utilized with conformal dielectric coatings and metal plating from the backside to form the through-wafer interconnects. For base wafer thicknesses of about 800 microns, the proposed lateral dimension of the vias is about 200 microns, which is consistent with the size of the gyro's control electrodes.
These and other features, aspects and advantages of the present invention will become better understood with reference to the following description, appended claims, and accompanying drawings where
a is a top plan view of the preferred starting material of a resonator SOI wafer A and
a is a top plan view of the preferred starting material of a resonator SOI wafer A and
a is a top plan view of the preferred starting material of a resonator SOI wafer B and
a is a cross-sectional view at line 3b—3b of the bond wafer B;
b is a cross-sectional view at line 2b—2b of bonded to wafer A;
a is a top plan view of the resonator SOI wafer A and a bottom post B′ and
a is a top plan view of the resonator SOI wafer A and a bottom post B′ and
a is a top plan view of the preferred starting material of a base wafer C and
a is a top plan view of the preferred starting material of the base wafer C and
a is a top plan view of the preferred starting material of the base wafer C and
FIG 10a is a top plan view of the preferred starting material of the base wafer C and
a is a top plan view of the preferred starting material of the base wafer C and
a is a top plan view of the preferred starting material of the base wafer C and
a is a bottom view of the preferred starting material of the base wafer C and
a is a bottom view of the preferred starting material of the base wafer C and
a is a bottom view of the preferred starting material of the base wafer C and
a is a bottom view of the preferred starting material of the base wafer C and
a is a bottom view of the preferred starting material of the base wafer C and
a is a top plan view of the preferred starting material of the base wafer C and
a is a top plan view of the preferred starting material of the base wafer C and
a is a top plan view of the preferred starting material of the bottom surface of wafer A and
a is a top plan view depicting post A′ and base wafer C and
a is a bottom view of the preferred starting material of a cap wafer D and
a is a bottom view of the preferred starting material of a cap wafer D and
a is a bottom view of the preferred starting material of a cap wafer D and
a is a top plan view of the preferred starting material of a cap wafer D and
The following disclosure provides the construction of a microgyroscope that has a single crystal silicon cloverleaf-shaped resonator and integrated post attached to the leaves. The microgyroscope device is fabricated by bonding two separate substrates together preferably using a gold/gold thermocompression technique; one contains the cloverleaf resonator structures fabricated from SOI and bulk silicon substrates, and the other contains the support pillars, electrode metal, and through-wafer interconnects. A fourth wafer containing an array of etched cavities is solder-bonded to the device wafer in a vacuum, thus hermetically sealing each individual microgyroscope.
The resonator wafer A, preferably a SOI wafer, is preferably prepared first. On a bulk silicon base 1 having a preferable thickness of ≦500 μm, which is optionally lightly-doped bulk silicon about 1e15 cm−3, a silicon dioxide layer 2 having a preferable thickness of ≦2 μm is formed preferably by thermal oxidation at a temperature between 800° C. and 1000° C. On top of the silicon dioxide layer 2 a heavily doped silicon epi-layer, p-type, 1e19–1e20 cm−3 3 is provided having a preferable thickness of 10 μm to 20 μm, as shown in
Then the cloverleaf petal and spring of the resonator wafer A is prepared. Parts of the heavily doped silicon epi-layer 3 are preferably removed by photoresist lithography, deep reactive ion etching (DRIE) and photoresist removal, as shown in
The process preferably comprises:
5. After the DRIE process the photoresist is removed. Photoresist removal with solvents is a preferred process in the semiconductor manufacturing and is used extensively after any metal processing. Organic strippers may have any number of different components such as NMP, glycol ether, amine, and DMSO.
The process parameters for the photoresist lithography are preferably as follows:
The bottom post wafer B is prepared next. On a bulk silicon base 1 having a preferable thickness of ≦500 μm, which is optionally lightly-doped bulk silicon layer (about 1e15 cm−3) 2 a silicon dioxide layer, having a preferable thickness of ≦2 μm, is formed preferably by thermal oxidation between 800° C. and 1000° C. as shown in
Wafer B is bonded to resonator wafer A. The bondage between heavily-doped silicon epi-layer 3 of the bottom portion of wafer A and the silicon dioxide layer 2 of the wafer B may be achieved by heating at a temperature from 800° C. to 1000° C., as diagrammatically shown in
Then the bottom post B′ and rib pattern are prepared. The bulk silicon layer 1 and silicon dioxide layer 2 of the wafer B have been partially removed to yield a post B′ as shown in
The process preferably comprises:
Then ohmic contacts are formed. On the heavily doped silicon epi-layer 3 several contacts 4 are preferably formed by sputtering metal. The contacts 4 are preferably placed symmetrically around the post B′. The contacts 4 contain preferably Ti/Pd/Au, Ti/Pt/Au or mixtures thereof. The contacts 4 are prepared for example by photoresist lithography, wet etching the metal and removing the photoresist (photoresist spray lithography, metallization Ti/Pt/Au and metal lift-off), as shown in
The process preferably comprises:
The process for photoresist spray lithography, metallization Ti/Pt/Au and metal lift-off preferably comprises:
Then a base wafer C is prepared. The preferred starting material 5 of the base wafer C has a preferable thickness of about ≦800 μm and preferably contains a moderately doped silicon substrate p-type, 1e 19 cm−3, as shown in
On both surfaces of the preferred starting material 5 of the base wafer C a silicon dioxide layer 2 of ≦0.3 μm-thick is grown by thermal oxidation at a temperature preferably of about 950° C., as shown in
Then a pillar fabrication is carried out. From the preferred starting material 5 a thickness of preferably about 5 μm to 8 μm is removed by photoresist lithography, wet etch SiO2 and photoresist removal, wet KOH etch of silicon and SiO2 removal in order to obtain pillars PI, as shown in
The process preferably comprises:
On both surfaces of the preferred starting material 5 of the base wafer C (with pillars PI) a SiO2 layer of ≦2 μm thick is provided, preferably by thermal oxidation at a temperature of about 1050° C., as shown in
An ohmic contact metal Al 6 and interconnect metal Ti/Al 7 may be attached to the preferred starting silicon material 5 of the base wafer C by photoresist spray lithography and metal deposition and liftoff, as shown in
The process preferably comprises:
A layer of Ti/Pd/Au 8 was deposited preferably by Sputter Deposition of Ti/Pd/Au on the top surface, as shown in
The following process disclosed in
The process preferably comprises:
A Si3N4 layer 9 is preferably provided on the bottom of base wafer C preferably by PECVD of Si3N4 deposition, wherein a Si3N4 layer 9≦1.0 μm thick is preferably provided, as shown in
A dielectric layer and Titanium metal etch at the bottom of wafer C is performed. The horizontal layer of Si3N4 9 in the holes 7″ and 7′″ on the bottom of the base wafer C is removed, as shown in
The process preferably comprises:
A hole metal plating is carried out at the bottom of wafer C. The holes 7 on the bottom of the base wafer C are electroplated by copper electroplating, as shown in
The process preferably comprises:
Si3N4 9 layer on the bottom of the wafer C was then removed preferably by CF4/O2 as shown in
Seal ring metal Ti/Pd/Au 8a, drive/sense electrodes Ti/Pd/Au 8b and wafer bonding metal Ti/Pt/Au 8c may be provided by photoresist lithography and metal deposition and liftoff, as shown in
The process preferably comprises:
As a next step a post hole etch 5′ is preferably carried out by photoresist lithography (spray on thick resist), CF4/O2 plasma etch of silicon dioxide in the hole region, DRIE of silicon hole and photoresist removal as shown in
The process preferably comprises:
As a next step a bonding of resonator wafer A according to
The post fabrication on wafer A is preferably carried out by photoresist lithography (spray on thick resist), CF4/O2 plasma etching of silicon dioxide, photoresist removal by dry etch. Thereby a post A′ and optional frame formation in the top layer A″ is obtained, as shown in
The process preferably comprises:
A cap wafer D is prepared with a preferred starting material of lightly doped bulk silicon 1 having a thickness of ≦800 μm and having on top and bottom a thin silicon dioxide layer 2, as shown in
A backside metallization is carried out by photoresist lithography and metal deposition and liftoff. Thereby Ti/Pt/Au 8 and solder metal 12 are attached, as shown in
The process preferably comprises:
Then backside cavity 13a is preferably formed on the cap wafer D by spraying thick photoresist on the backside, DRIE etch of SiO2, DRIE cavities and remove photoresist, as shown in
The process preferably comprises:
The cap wafer D is preferably bonded to the base wafer C. The cap wafer D is positioned on top of base wafer C. A solder bond is carried out at low temperature at about 200° C. between the solder metal 12 of the cap wafer D and the seal ring metal 8a of the base wafer C, as shown in
The present invention can be used for cell phone applications where the gyros are mounted directly on a PC board. In addition, for high g applications, the changes in the stray capacitance that can occur if the wire bonded interconnects move can create false signals and noise. Finally, if vertical stacking of the Si microgyro with its ASIC is desirable for 3-D (but separate wafer) integration, ball-grid array interconnect techniques are necessary.
This invention is extremely important in the overall packaging concepts for I*Star inertial instruments. Different customers require different package and interconnect designs for use in their products. Automotive users still prefer to use wire bonding and plastic hybrid packages for many of their applications. However, other users such as wireless manufacturers or military users such as Raytheon will require even lower cost and more rugged packaging concepts. In general, the IC industry is moving toward ball-grid array technology for advanced packaging designs.
Finally, the manufacturing yield and vacuum lifetime may be improved with the present design since the solder on the capping wafer seal ring makes a vacuum seal to a completely planar metal seal ring on the base wafer. The previous design could produce undulations in the bottom seal ring due to the Ti/Al interconnects.
Although certain preferred embodiments of the present invention have been described above, these should not be construed as limiting the scope of the invention but as merely providing illustrations of some of the presently preferred embodiments of this invention. Those skilled in the art will appreciate the fact that both the order in which the described processes are carried out and the described process parameters may be varied if needed to suit local requirements.
| Number | Name | Date | Kind |
|---|---|---|---|
| 5001940 | Ogawa | Mar 1991 | A |
| 5134881 | Henrion et al. | Aug 1992 | A |
| 5203208 | Bernstein | Apr 1993 | A |
| 5313835 | Dunn | May 1994 | A |
| 5377544 | Dunn | Jan 1995 | A |
| 5511419 | Dunn | Apr 1996 | A |
| 5894090 | Tang et al. | Apr 1999 | A |
| 6079272 | Stell et al. | Jun 2000 | A |
| 6164134 | Cargille | Dec 2000 | A |
| 6405594 | Tang et al. | Jun 2002 | B1 |
| 6487907 | Tang et al. | Dec 2002 | B1 |
| 6539801 | Gutierrez et al. | Apr 2003 | B1 |
| 6555404 | Kubena et al. | Apr 2003 | B1 |
| 6584845 | Gutierrez et al. | Jul 2003 | B1 |
| 6629460 | Challoner | Oct 2003 | B1 |
| 6698287 | Kubena et al. | Mar 2004 | B1 |
| 6758093 | Tang et al. | Jul 2004 | B1 |
| 6944931 | Shcheglov et al. | Sep 2005 | B1 |
| 20050054133 | Felton et al. | Mar 2005 | A1 |