Claims
- 1. A structure comprising:a plurality of memory elements; a single memory control unit for controlling each of said plurality of memory elements; a plurality of memory devices on said plurality of memory elements; a plurality of buffers and/or registers; a memory control unit; means for connecting signals between said plurality of memory devices on said plurality of memory elements and said plurality of buffers and/or registers; and means for connecting signals between said plurality of buffers and/or registers and said memory control unit; a memory clock for synchronizing signals between said plurality of memory devices on said plurality of memory elements and said memory control unit; a processor clock; a system clock; means for electrically interconnecting said memory clock, said processor clock and said system clock, said memory clock and said processor clock are synchronized to said system clock.
- 2. A structure according to claim 1 wherein said memory elements are selected from the group consisting of SIMMs and DIMMS.
- 3. A structure comprising:a CPU card; a memory card; a CPU planar; said CPU card and said memory card are mounted in electrical communication with said CPU planar; said CPU card comprises: a CPU clock, a data processor, and a cache memory; means for electrically interconnecting said CPU clock, said data processor and said cache memory; said CPU clock synchronizes communication between said CPU clock, said data processor and said cache memory, said cache memory card comprises: a memory clock; a plurality of memory elements each comprising a plurality of memory devices; a single memory control unit for controlling each of said plurality of memory elements; a plurality of buffers and/or registers; means for electrically interconnecting said plurality of memory elements and said plurality of buffers and/or registers; said memory clock synchronizes communication between said plurality of memory elements and said buffers and/or registers; said CPU planar comprises: a CPU planar clock, a memory processor control unit, and a CPU planar memory; means for synchronizing signals between said plurality of memory devices on said plurality of memory elements and said memory-processor control unit comprising said memory clock and said CPU planar clock; means for synchronizing signals between said data processing units and said memory-processor control unit comprising said processor clock and said CPU planar clock; and said memory clock and said processor clock are synchronized to said system clock.
- 4. A structure comprising:one or more memory units, each memory unit comprising: a plurality of memory elements; a plurality of synchronous memory devices on said plurality of memory elements; a plurality of registers; a memory unit clock of at least 75 MHz for providing a synchronous memory timing signal; means for connecting signals between said plurality of synchronous memory devices on said plurality of memory elements and said plurality of registers; means for connecting signals between said plurality of synchronous memory devices on said plurality of synchronous memory elements and said memory unit clock; one or more processing units; each said processing unit comprising a processing clock, and one or more processors; an interconnection substrate comprising an electrical interconnection means, a single memory control unit for controlling one or more of said memory units, one or more processing units and a system clock; said memory unit and said processing unit are mounted in electrical communication with said interconnection substrate; and means for electrically interconnecting said memory clock, said processor clock and said system clock, said memory clock and said processor clock are synchronized to said system clock.
- 5. A structure comprising:a plurality of memory elements; a plurality of synchronous memory devices on said plurality of synchronous memory elements; a plurality of registers; a synchronous memory-processor control unit; one or more data processing unit; one or more memory clock of at least 75 MHZ for clocking said plurality of memory elements; a processor clock for clocking said data processing control unit; a system clock for clocking said memory control unit; means for connecting signals between said synchronous memory devices on said plurality of memory elements and said plurality of registers; means for connecting signals between said plurality of registers and said synchronous memory-processor control unit; means for connecting signals between said data processing unit and said synchronous memory-processor control unit; means for synchronizing signals between said plurality of memory devices on said plurality of memory elements and said synchronous memory-processor control unit comprising said memory clock and said system clock; means for synchronizing signals between said data processing units and said synchronous memory-processor control unit comprising said memory clock and said system clock; and said memory clock and said processor clock are synchronized to said system clock.
- 6. A structure comprising:a plurality of memory elements; said memory elements comprising a memory DIMM dual in-line module; a single memory control unit for controlling each of said plurality of memory elements; a plurality of memory devices on said plurality of memory elements; a plurality of registers; one or more discrete transistors on said plurality of memory elements; a memory processor control unit; at least one or more data processing unit; a memory clock of at least 75 MHz for clocking said plurality of memory DIMMs; a processor clock for clocking said data processing control unit; a system clock for clocking said memory processor control unit; means for connecting signals between said plurality of memory devices on said plurality of memory elements and said plurality of registers; and means for connecting signals between said plurality of registers and said memory-processor control unit; and means for connecting signals between said one or more discrete transistors on said memory elements and said memory processor control unit; and means for connecting signals between said data processing unit and said memory processor-control unit; and means for synchronizing signals between said plurality of memory devices on said plurality of memory elements and said memory-processor control unit comprising said memory clock and said system clock; and said memory clock and said processor clock are synchronized to said system clock.
Parent Case Info
This is a continuation of application Ser. No. 08/162,745, filed Dec. 6, 1993, now abandoned.
US Referenced Citations (6)
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/162745 |
Dec 1993 |
US |
Child |
08/744006 |
|
US |