This disclosure relates generally to the field of photonic integrated circuits (PICs) and application specific integrated circuits (ASICs). More particularly, it pertains to techniques, methods and apparatus for co-packaging PICs with ASICs.
Contemporary optical communications and other systems oftentimes employ photonic integrated circuits and application specific integrated circuits to enhance these optical systems. Interconnecting the PICs with the ASICs oftentimes presents significant interconnection problems. According, methods, structures or techniques that address such problems represent a welcome addition to the art.
An advance in the art is made according to an aspect of the present disclosure directed to methods, structures and techniques for interconnecting photonic integrated circuits to application specific integrated circuits and the co-packaging thereof.
Viewed from a first aspect, the present disclosure is directed to a co-packaging arrangement for a photonic integrated circuit (PIC) and an application specific integrated circuit (ASIC) wherein the PIC and the ASIC positioned within a single shared housing and the PIC includes at least two optical fibers that couple light between structures outside the housing to optical waveguides on the PIC, wherein said PIC includes optical modulators and optical detectors and the shared housing includes electrical interconnects for interconnecting the PIC to the ASIC.
Viewed from another aspect, the present disclosure is directed to a photonic integrated circuit co-packaged with an ASIC, wherein the PIC includes at least two fibers that couple light between outside the package to optical waveguides on the PIC, where the PIC has optical modulators and optical detectors and the ASIC is flip chip mounted and die bonded to a common substrate that has ball bonds to bond the package to an external circuit board. The PIC and the ASIC are die-bonded to the common substrate.
Viewed from still another aspect, the present disclosure is directed to a photonic integrated circuit co-packaged with an ASIC where the ASIC is flip-chip mounted to allow heat to be coupled out a back side of the package wherein the PIC includes at least two fibers that couple light from outside the package with optical waveguides on the PIC where the PIC serves as a substrate to the ASIC.
Viewed from yet another aspect, the present disclosure is directed to a photonic integrated circuit co-packaged with an ASIC on a common substrate where the photonic integrated circuit is sufficiently thin such that both top and bottom sides are accessible.
Viewed from still another aspect, the present disclosure is directed to a technique for out-of-plane fiber coupling to a photonic integrated circuit wherein the PIC includes a wrap-around carrier thereby permitting the positional plane of the PIC to be substantially perpendicular to the surface of a mounting substrate.
Viewed from one more aspect, the present disclosure is directed to a photonic integrated circuit co-packaged with at least one fiber attachment and including through-silicon-vias (TSVs) to die bonds located on a bottom of the PIC whereby the diebonds connect to and ASIC that is flip-chip mounted and that ASIC includes TSVs to pads that attach to diebonds on a PIC. The ASIC is further die or ball bonded to a package substrate.
A more complete understanding of the present disclosure may be realized by reference to the accompanying drawings in which:
The following merely illustrates the principles of the disclosure. It will thus be appreciated that those skilled in the art will be able to devise various arrangements which, although not explicitly described or shown herein, embody the principles of the disclosure and are included within its spirit and scope.
Furthermore, all examples and conditional language recited herein are principally intended expressly to be only for pedagogical purposes to aid the reader in understanding the principles of the disclosure and the concepts contributed by the inventor(s) to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions.
Moreover, all statements herein reciting principles, aspects, and embodiments of the disclosure, as well as specific examples thereof, are intended to encompass both structural and functional equivalents thereof. Additionally, it is intended that such equivalents include both currently-known equivalents as well as equivalents developed in the future, i.e., any elements developed that perform the same function, regardless of structure.
Thus, for example, it will be appreciated by those skilled in the art that the diagrams herein represent conceptual views of illustrative structures embodying the principles of the invention.
In addition, it will be appreciated by those skilled in art that any flow charts, flow diagrams, state transition diagrams, pseudocode, and the like represent various processes which may be substantially represented in computer readable medium and so executed by a computer or processor, whether or not such computer or processor is explicitly shown.
In the claims hereof any element expressed as a means for performing a specified function is intended to encompass any way of performing that function including, for example, a) a combination of circuit elements which performs that function or b) software in any form, including, therefore, firmware, microcode or the like, combined with appropriate circuitry for executing that software to perform the function. The invention as defined by such claims resides in the fact that the functionalities provided by the various recited means are combined and brought together in the manner which the claims call for. Applicant thus regards any means which can provide those functionalities as equivalent as those shown herein. Finally, and unless otherwise explicitly specified herein, the drawings are not drawn to scale.
Thus, for example, it will be appreciated by those skilled in the art that the diagrams herein represent conceptual views of illustrative structures embodying the principles of the disclosure.
By way of some additional background and with initial reference to
Referring again to
Notably, in this description we sometimes refer to a device that contains analog and/or digital signal processing functions as an ASIC. Notwithstanding this reference, it is understood by those in the art that this may represent one or more electronic chips including ASICs and field programmable gate arrays (FPGAs) and other types of electronic circuits.
Additionally, and with continued reference to
Turning now to
As noted previously, one aspect of the present disclosure—as depicted in
Turning now to
One benefit of this approach according to the present disclosure is that a simpler, lower cost processing can be employed in the design and manufacture of the PIC chip than prior-art approaches that require the mixing and integration of complex electronic elements and optical elements.
In one preferred embodiment that exhibits low power consumption, a DAC is advantageously used to directly drive the optical amplifier on the PIC with no intermediate PIC Driver amplifier.
Alternatively if higher power characteristics are tolerable then a PIC Driver amplifier stage can be used. In one embodiment, requisite transimpedance amplifiers (TIAs) and optical modulator drivers are located on the ASIC—which may be a mixed signal CMOS ASIC containing a PIC receiver which in turn may be one or more TIAs followed by analog to digital converters (ADCs) or other receiver structures. Optionally, the ASIC may optionally contain high-power, high-speed PIC Drivers which in turn may include several driver amplifier stages. This driver stage can be driven, in preferred embodiments, by one more morel digital to analog converters (DACs).
The PIC optical modulation may optionally be directly driven from a DAC with no need for a PIC Driver stage and no PIC electronic amplifier circuitry. Such a configuration may advantageously lessen the power requirements of the overall system.
With continued reference to
In another embodiment, short wire bonds can be used to interconnect the PIC and ASIC. In yet another embodiment, there is not need to have the PIC I/O along one edge and there are through-silicon-vias (TSVs) or other approaches to getting high speed interconnections between the PIC and the ASIC as will be more fully described later. Notably, on the edge of the package shown in
Note that in yet another embodiment the TIA may be used as a PIC receiver and can be located on the ASIC and the photodetector located on the PIC wherein short electrical interconnections between the two are used.
As may now be readily appreciated, there are a variety of PIC structures that are suitable packaging according to aspects of the present disclosure. More particularly, and with reference now to
In the particular exemplary embodiment shown in
Notably, other alternative embodiments may advantageously employ a horizontal “in plane” coupler such as butt coupling to the edge of the PIC. In such cases where a horizontal grating coupler is used, a polarization maintaining fiber may be used such that the two output waveguide arms from L are equally split in power.
As may be understood with continued reference to
The fiber from the received optical terminal is coupled into coupler R which splits the two polarizations of the light into each of two receiver couplers C. Couplers C act so as to produce two sets of differential in-phase and quadrature-phase (I/Q) output signals that are subsequently directed to photodetectors. Although only 4 photodetectors are shown for each coupler C, those skilled in the art will readily appreciate that any suitable number between 1 and 4 (or more) photodetetors may be used for each coupler C—as specific needs dictate. Finally, light from the second arm of splitter S is directed to modulators M. Appreciably, there are many types of modulators that can be used including phase modulators, intensity modulators made from silicon depletion or other techniques so as to modulator the light in simple forms such as on/off keying or more complex forms such as DP-QPSK or DP-QAM techniques. The outputs of the two modulators are combined by a polarization beam combiner or other type of beam combiner in combiner T.
Shown further in
High speed modulator electrical input connections are shown connected to modulators, M. High-speed photodetector output connections are shown connected to couplers, C.
Those skilled in the art will appreciate and understand that there are many types of alternative PIC structures to that shown in
One advantage of the approach shown schematically in
One additional feature associated with a PIC such as that depicted in
Finally, it is noted that in some embodiments such as those that are wire bonded, it is advantageous to position high speed I/O connections along one edge.
In another alternative to the embodiment shown in
It is noted that the opto-electro-mechanical package preferably has optical input and output connections between the outside environment to the package and the PIC itself. Of course, there exist a wide variety of different types of PICs as well as a wide variety of different ways to couple light into and out of the PIC.
According to but one aspect of the present disclosure, a PIC has few or no electronic amplifying elements and contains mainly passive optical devices, an optical modulator, and photodetectors such as those illustrated schematically in
As may be appreciated, there are a number of ways to get light from fibers to these three couplers. One approach is shown schematically in
Of course, and as may be appreciated, there exist other methods to couple light into an opto-mechanical module and PIC including lens and other fiber geometries. Note that there are many other types of PIC geometries and configurations including PICs with active III-V wafer bonded devices on silicon substrates to create a PIC laser that is either electrically pumped or remotely optically pumped. Such methods and techniques advantageously interoperate with structures, techniques and methods according to the present disclosure.
Those skilled in the art will appreciate that there are a number of alternative ways—according to the present disclosure—to couple light from the single mode fiber to and from PIC waveguides including fiber “in-plane approaches” such as butt coupling to horizontal waveguides and using free space lens arrangements.
As shown, the PIC uses a fiber butt coupling approach such as that shown and described with respect to
To construct the device shown, the PIC is first aligned to the multi-fiber butt coupling mechanism and then aligned to the substrate circuit. Die bonds and TSVs are used to connect the PIC electrical I/O functions to the package substrate circuit. The PIC electrical I/O drivers such as the TIAs advantageously may be located on the PIC, on the substrate circuit, or on the ASIC or a mixture of the three.
Shown above the ASIC is a heat conductor which draws heat from one surface of the ASIC to an optional heat sink located on top of the ASIC lid. A high thermal impedance structure (shown schematically) is optionally located along the package bottom surface between the ASIC and the PIC to minimize the impact of the high heat dissipation and heat flow between the ASIC and the PIC. Such structure could include simply notching the metal package to minimize heat flow, or alternatively it could include heat pipes or other heat management mechanisms. Note that while only two substrate circuits (ASIC and package) are shown, one ASIC and one PIC, other embodiments have multiple ASICs, PICs, and one or more substrate circuits can be used. In yet another alternative embodiment according to the present disclosure, the ASIC substrate and the package substrate are combined into one substrate.
The package depicted in
As may be understood with reference to
Turning now to
In the exemplary embodiment shown, ball bonds are located on the bottom of the substrate circuit. In this diagram there is a heat sink that can optionally be used and attaches to a metal lid. The metal lid is affixed to the substrate circuit using epoxy, solder, or other suitable means. In this
Turning now to
An intermediate circuit such as that shown includes TSVs that connect to die-bonds (although wire bonds are used in another embodiment) that connect to a substrate circuit. The substrate circuit routes electrical signals to the ASIC via ASIC die bonds or to the ball bonds on the bottom of the substrate to external connections (not specifically shown).
With reference now to
Advantageously, with such a package electro-optical components on the PIC can be arranged in such a way that the distance to the die bonds is minimized. Furthermore, the optical coupling components are arranged such that they are located in an area which is not covered by the ASIC. This allows to use out-of-plane couplers such as grating couplers to couple the light to and from for example an optical fiber array. Also “in-plane” coupling approaches can be used. Additionally PIC passive coupling components and the electro-optical components under the ASIC can be connected by optical waveguides.
Yet another embodiment such as that shown may position the electro-optical components such as photodetectors, lasers and modulators or a particular group away from the ASIC to avoid for example heating problems. A beneficial aspect of this approach is that high-speed connections can be maintained using either optical traces or electrical traces between the area of the fiber coupling (not under the ASIC) and the area under the ASIC. Electrical connections in the form of transmission lines could then be made on the ASIC to connect to die bonds with the ASIC.
Turning now to
Additionally, metal vias are made through the bonding agent to connect the PIC to the ASIC substrate. Using this approach there are no TSVs in the PIC which can reduce capacitance and/or other parasitic electrical effects which can reduce electrical bandwidths. The PIC Carrier Substrate may contain TSVs or other electrical interconnect techniques to connect to the package substrate. The PIC Carrier Substrate may optionally be an ASIC and contain active elements such as TIAs and Driver Amplifiers.
With simultaneous reference now to
The PIC high speed signals using TSV, wire-bonding, or other technology to connect the electrical I/O points on the surface of the PIC to die bonds or other electrical pads on the bottom of the PIC. The PIC is attached to the carrier contact pads using flip chip process or other processes. The PIC subassembly is turned to the side and the carrier side contact pads attached to the high speed traces on the ASIC substrate or in another embodiment could be mounted on the ASIC directly. This attachment process places the grating couplers to the side and enables horizontal fiber attach.
Finally,
With this description provided, those skilled in the art will readily appreciate that while the methods, techniques and structures according to the present disclosure have been described with respect to particular implementations and/or embodiments—the disclosure is not so limited. Accordingly, the scope of the disclosure should only be limited by the claims appended hereto.
This application is a continuation claiming the benefit of U.S. patent application Ser. No. 13/871,331, filed Apr. 26, 2013 and entitled “CO-PACKAGING PHOTONIC INTEGRATED CIRCUITS AND APPLICATION SPECIFIC INTEGRATED CIRCUITS,” which is hereby incorporated herein by reference in its entirety. U.S. patent application Ser. No. 13/871,331 claims the benefit of U.S. Provisional Patent Application Ser. No. 61/638,658 filed Apr. 26, 2012 which is incorporated by reference in its entirety as if set forth at length herein.
Number | Name | Date | Kind |
---|---|---|---|
4776661 | Handa | Oct 1988 | A |
4869568 | Schimpe | Sep 1989 | A |
5146518 | Mak et al. | Sep 1992 | A |
5208800 | Isobe et al. | May 1993 | A |
5420947 | Li et al. | May 1995 | A |
5469526 | Rawlings | Nov 1995 | A |
5581642 | Deacon et al. | Dec 1996 | A |
5664032 | Bischel et al. | Sep 1997 | A |
5790730 | Kravitz et al. | Aug 1998 | A |
5943461 | Shahid | Aug 1999 | A |
6058235 | Hiramatsu et al. | May 2000 | A |
6198860 | Johnson et al. | Mar 2001 | B1 |
6224268 | Maiming et al. | May 2001 | B1 |
6259841 | Bhagavatula | Jul 2001 | B1 |
6263143 | Potteiger et al. | Jul 2001 | B1 |
6310991 | Koops et al. | Oct 2001 | B1 |
6320257 | Jayaraj et al. | Nov 2001 | B1 |
6445939 | Swanson et al. | Sep 2002 | B1 |
6459842 | Arsenault et al. | Oct 2002 | B1 |
6503336 | Barr | Jan 2003 | B1 |
6542682 | Cotteverte et al. | Apr 2003 | B2 |
6567963 | Trezza | May 2003 | B1 |
6601998 | Arsenault et al. | Aug 2003 | B2 |
6640034 | Charlton et al. | Oct 2003 | B1 |
6690845 | Yoshimura et al. | Feb 2004 | B1 |
6788834 | Pokrovski et al. | Sep 2004 | B2 |
6811326 | Keeble et al. | Nov 2004 | B2 |
6822465 | Babcock et al. | Nov 2004 | B1 |
6945712 | Conn | Sep 2005 | B1 |
6976795 | Go et al. | Dec 2005 | B2 |
7006732 | Gunn et al. | Feb 2006 | B2 |
7058247 | Crow et al. | Jun 2006 | B2 |
7065272 | Taillaert et al. | Jun 2006 | B2 |
7118294 | Hamasaki et al. | Oct 2006 | B2 |
7298945 | Gunn, III et al. | Nov 2007 | B2 |
7327022 | Claydon et al. | Feb 2008 | B2 |
7362934 | Hamano | Apr 2008 | B2 |
7473038 | Fujiwara et al. | Jan 2009 | B2 |
7785020 | Kim et al. | Aug 2010 | B2 |
8021057 | Tamura et al. | Sep 2011 | B2 |
8058137 | Or-Bach et al. | Nov 2011 | B1 |
8064739 | Binkert et al. | Nov 2011 | B2 |
8290008 | Andry et al. | Oct 2012 | B2 |
8550724 | Oki | Oct 2013 | B2 |
8654440 | Nakagawa | Feb 2014 | B2 |
8655183 | Ho et al. | Feb 2014 | B2 |
8821039 | Matsui et al. | Sep 2014 | B2 |
8824837 | Ren et al. | Sep 2014 | B2 |
9557478 | Doerr et al. | Jan 2017 | B2 |
9874688 | Doerr et al. | Jan 2018 | B2 |
20020028045 | Yoshimura et al. | Mar 2002 | A1 |
20020081087 | Chen et al. | Jun 2002 | A1 |
20020136506 | Asada et al. | Sep 2002 | A1 |
20020168147 | Case et al. | Nov 2002 | A1 |
20030044127 | Roth et al. | Mar 2003 | A1 |
20030103755 | Meyer | Jun 2003 | A1 |
20030117770 | Montgomery et al. | Jun 2003 | A1 |
20030133686 | Delrosso et al. | Jul 2003 | A1 |
20030185525 | Lacy et al. | Oct 2003 | A1 |
20030189214 | Nguyen et al. | Oct 2003 | A1 |
20040036170 | Lee et al. | Feb 2004 | A1 |
20040048417 | Nguyen et al. | Mar 2004 | A1 |
20040076380 | Asada et al. | Apr 2004 | A1 |
20040101020 | Bhandarkar | May 2004 | A1 |
20050100294 | Nguyen et al. | May 2005 | A1 |
20050117835 | Nguyen et al. | Jun 2005 | A1 |
20050135732 | Crow et al. | Jun 2005 | A1 |
20050175294 | Kuu | Aug 2005 | A1 |
20050224946 | Dutta | Oct 2005 | A1 |
20050230795 | Furuyama et al. | Oct 2005 | A1 |
20060215963 | Hamano | Sep 2006 | A1 |
20060222303 | Chung et al. | Oct 2006 | A1 |
20060280410 | Fujiwara et al. | Dec 2006 | A1 |
20070031100 | Garcia et al. | Feb 2007 | A1 |
20070036335 | Skradde et al. | Feb 2007 | A1 |
20070241783 | Schmit et al. | Oct 2007 | A1 |
20080062980 | Sunaga et al. | Mar 2008 | A1 |
20080226228 | Tamura et al. | Sep 2008 | A1 |
20080247713 | Tamura et al. | Oct 2008 | A1 |
20090010600 | Kim et al. | Jan 2009 | A1 |
20100059822 | Pinguet et al. | Mar 2010 | A1 |
20100215317 | Rolston et al. | Aug 2010 | A1 |
20110044369 | Andry et al. | Feb 2011 | A1 |
20110058813 | Boyd et al. | Mar 2011 | A1 |
20110158658 | Myslinski et al. | Jun 2011 | A1 |
20120014639 | Doany et al. | Jan 2012 | A1 |
20120129301 | Or-Bach et al. | May 2012 | A1 |
20120170927 | Huang et al. | Jul 2012 | A1 |
20120177381 | Dobbelaere et al. | Jul 2012 | A1 |
20120183256 | Shao et al. | Jul 2012 | A1 |
20120205524 | Mack et al. | Aug 2012 | A1 |
20120237171 | Oki | Sep 2012 | A1 |
20120326290 | Andry et al. | Dec 2012 | A1 |
20130155642 | McColloch | Jun 2013 | A1 |
20130182996 | Shastri et al. | Jul 2013 | A1 |
20130230272 | Raj et al. | Sep 2013 | A1 |
20130266277 | Otte | Oct 2013 | A1 |
20130308898 | Doerr et al. | Nov 2013 | A1 |
20130336617 | Otte et al. | Dec 2013 | A1 |
20140010498 | Verslegers et al. | Jan 2014 | A1 |
20140064659 | Doerr et al. | Mar 2014 | A1 |
20140099061 | Isenhour et al. | Apr 2014 | A1 |
20140147079 | Doerr et al. | May 2014 | A1 |
20140153601 | Doerr et al. | Jun 2014 | A1 |
20140203175 | Kobrinsky et al. | Jul 2014 | A1 |
20140264907 | Altunyurt et al. | Sep 2014 | A1 |
20140286647 | Aayazi et al. | Sep 2014 | A1 |
20150063747 | Chen et al. | Mar 2015 | A1 |
Number | Date | Country |
---|---|---|
2012-252135 | Dec 2012 | JP |
WO 9610265 | Apr 1996 | WO |
Entry |
---|
International Search Report and Written Opinion dated Mar. 17, 2016 for Application No. PCT/US2015/058070. |
International Preliminary Report on Patentability dated May 11, 2017 for Application No. PCT/US2015/058070. |
[No Author Listed], Light On Board™ Optically Enabled BGA IC Package. Reflex Photonics. White Paper. 15 pages. |
Barwicz et al., Assembly of Mechanically Compliant Interfaces between Optical Fibers and Nanophotonic Chips. The 64th Electronic Components and Technology Conference (ECIC 2014). Orlando, Florida. Presentation. May 27-30, 2014. 14 pages. |
Galan et al., Low profile silicon photonics packaging approach featuring configurable multiple electrical and optical connectivity. Proceedings of the 8th IEEE International Conference on Group IV Photonics (GFP). Sep. 14-16, 2011:377-9. |
Kopp et al., Silicon Photonic Circuits: On-CMOS Integration, Fiber Optical Coupling, and Packaging. IEEE J Sel Top Quant Electron. May/Jun. 2011;17(3):498-509. |
Maj et al., Light on Board Technology Overview™: Implementation of High-Speed Optical Interconnects Integrated into Semiconductor Integrated Circuit (IC) Packages. Reflex Photonics, Inc. White Paper. Apr. 2006. 4 pages. |
Thacker et al., Flip-Chip Integrated Silicon Photonic Bridge Chips for Sub-Picojoule Per Bit Optical Links. 2010 Electronic Components and Technology Conference. 2010:240-6. |
Zheng et al., Low power silicon photonic transceivers. Photonics Society Summer Topical Meeting Series, 2010 IEEE. Jul. 19-21, 2010;199-200. |
Number | Date | Country | |
---|---|---|---|
20180203187 A1 | Jul 2018 | US |
Number | Date | Country | |
---|---|---|---|
61638658 | Apr 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13871331 | Apr 2013 | US |
Child | 15870468 | US |