Claims
- 1. A local sense amplifier for a random access memory (RAM) shared by a respective odd bit line, a respective even bit line, and a respective global bit line comprising:four transistors configured as two cross-coupled latches having a first output and a second output; a first gate transistor for coupling the first output of the two cross-coupled latches to the respective global bit line; and a second gate transistor for coupling the second output of the two cross-coupled latches to a complement signal of the respective global bit line, wherein the first gate transistor and the second gate transistor are configured to limit voltage swing on the respective global bit line for RAM read and RAM write cycles.
- 2. A local sense amplifier for a random access memory (RAM) shared by a respective odd bit line, a respective even bit line, and a respective global bit line comprising:four transistors configured as two cross-coupled latches having a first output and a second output; a first gate transistor for coupling the first output of the two cross-coupled latches to the respective global bit line; a second gate transistor for coupling the second output of the two cross-coupled latches to a complement signal of the respective global bit line; and a current sink transistor coupled between the two cross-coupled latches and a ground signal.
- 3. The local sense amplifier of claim 2, wherein the first gate transistor and the second gate transistor are configured to limit voltage swing on the respective global bit line for RAM read and RAM write cycles.
- 4. The local sense amplifier of claim 3, wherein the first gate transistor and the second gate transistor are NMOS transistors.
- 5. The local sense amplifier of claim 3, wherein the two cross-coupled latches comprise of two NMOS transistors and two PMOS transistors.
- 6. The local sense amplifier of claim 3, further comprising means for sensing a RAM data cell and writing data to the RAM data cell during a RAM write operation.
- 7. The local sense amplifier of claim 3, further comprising means for limiting voltage swing development on the respective global bit line.
- 8. The local sense amplifier of claim 3, further comprising means for refreshing data cells corresponding to a plurality of non-selected global bit lines during the RAM write operation.
- 9. A method for sensing a respective data cell of a random access memory (RAM), the respective data cell shared by a respective odd bit line, a respective even bit line, and a respective global bit line, the method comprising:configuring four transistors as two cross-coupled latches having a first output and a second output; coupling the first output of the two cross-coupled latches to the respective global bit line; coupling the second output of the two cross-coupled latches to a complement signal of the respective global bit line; and refreshing data cells corresponding to a plurality of non-selected global bit lines during the RAM write operation.
- 10. The method for sensing a respective data cell of a random access memory (RAM), the respective data cell shared by a respective odd bit line, a respective even bit line, and a respective global bit line, the method comprising:configuring four transistors as two cross-coupled latches having a first output and a second output; coupling the first output of the two cross-coupled latches to the respective global bit line; coupling the second output of the two cross-coupled latches to a complement signal of the respective global bit line; and limiting voltage swing development on the respective global bit line.
- 11. The method of claim 10, further comprising refreshing data cells corresponding to a plurality of non-selected global bit lines during the RAM write operation.
- 12. An apparatus for local sensing of a respective data cell of a random access memory (RAM), the respective data cell shared by a respective odd bit line, a respective even bit line, and a respective global bit line comprising:means for configuring two cross-coupled latches having a first output and a second output; means for coupling the first output of the two cross-coupled latches to the respective global bit line; means for coupling the second Output of the two cross-coupled latches to a complement signal of the respective global bit line; and means for sensing a RAM data cell and writing data to the RAM data cell during a RAM write operation.
- 13. An apparatus for local sensing of a respective data cell of a random access memory (RAM), the respective data cell shared by a respective odd bit line, a respective even bit line, and a respective global bit line comprising:means for configuring two cross-coupled latches having a first output and a second output; means for coupling the first output of the two cross-coupled latches to the respective global bit line; means for coupling the second output of the two cross-coupled latches to a complement signal of the respective global bit line; and means for limiting voltage swing development on the respective global bit line.
- 14. An apparatus for local sensing of a respective data cell of a random access memory (RAM), the respective data cell shared by a respective odd bit line, a respective even bit line, and a respective global bit line comprising:means for configuring two cross-coupled latches having a first output and a second output; means for coupling the first output of the two cross-coupled latches to the respective global bit line; means for coupling the second output of the two cross-coupled latches to a complement signal of the respective global bit line; and means for refreshing data cells corresponding to a plurality of non-selected global bit lines during the RAM write operation.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of U.S. patent application Ser. No. 10/224,841, filed Aug. 21, 2002 and entitled “COMPACT ANALOG-MULTIPLEXED GLOBAL SENSE AMPLIFIER FOR RAMS”, which is a continuation of U.S. patent application Ser. No. 09/976,236, filed Oct. 12, 2001 now U.S. Pat. No. 6,480,424 and entitled “COMPACT ANALOG-MULTIPLEXED GLOBAL SENSE AMPLIFIER FOR RAMS”, which claims the benefit of the filing date of U.S. Provisional Patent Application Serial No. 60/304,860, filed Jul. 12, 2001 and entitled “COMPACT ANALOG-MULTIPLEXED GLOBAL SENSE AMPLIFIER FOR DRAM/SRAM MEMORIES”; the entire contents of which are hereby expressly incorporated by reference.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
6009024 |
Hirata et al. |
Dec 1999 |
A |
6031775 |
Chang et al. |
Feb 2000 |
A |
6072730 |
Becker et al. |
Jun 2000 |
A |
6363023 |
Andersen et al. |
Mar 2002 |
B2 |
6480424 |
Issa |
Nov 2002 |
B1 |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/304860 |
Jul 2001 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
10/224841 |
Aug 2002 |
US |
Child |
10/445772 |
|
US |
Parent |
09/976236 |
Oct 2001 |
US |
Child |
10/224841 |
|
US |