Claims
- 1. A RAM with analog multiplex sensing means comprising:an odd block of data cells including a plurality of data cell subsets, wherein each of the data cell subsets is coupled to a respective odd bit line; an even block of data cells including a plurality of data cell subsets, wherein each of the data cell subsets is coupled to a respective even bit line; a plurality of local sense amplifiers positioned between the odd block of data cells and the even block of data cells, each local sense amplifier of the plurality of local sense amplifiers is shared by a respective odd bit line, a respective even bit line, and a respective global bit line; a global sense amplifier electrically coupled to a subset of the plurality of local sense amplifiers by a set of respective global bit lines and having a higher signal driving capability than each of the plurality of local sense amplifiers, wherein one of the set of respective global bit lines is selected for superimposing a signal development on a respective local bit line to be sensed by a respective local sense amplifier and wherein, other global bit lines in the set of respective global bit lines are decoupled from the respective local sense amplifiers.
- 2. The RAM of claim 1, wherein the subset of the plurality of local sense amplifiers includes four local sense amplifiers.
- 3. The RAM of claim 1, wherein the subset of the plurality of local sense amplifiers includes eight local sense amplifiers.
- 4. The RAM of claim 1, wherein the subset of the plurality of local sense amplifiers includes sixteen local sense amplifiers.
- 5. The RAM of claim 1, wherein the subset of the plurality of local sense amplifiers includes thirty two local sense amplifiers.
- 6. The RAM of claim 1, wherein each data cell comprises one transistor DRAM.
- 7. The RAM of claim 1, wherein each data cell comprises three transistors DRAM.
- 8. The RAM of claim 1, wherein each data cell comprises a static RAM data cell.
- 9. The RAM of claim 1, wherein each shared local sense amplifier comprises two cross-coupled latches and a transistor gate coupled between a respective local bit line and a respective global bit line for coupling the respective local bit line to the respective global bit line and limiting voltage swing on the respective global bit line for read and write cycles.
- 10. The RAM of claim 9, wherein each shared local sense amplifier further comprises a current sink transistor between the cross-couple latches and ground signal.
- 11. A method for differential sensing of a RAM comprising the steps of:arranging the RAM in an odd block of data cells including a plurality of data cell subsets, wherein each of the data cell subsets in the odd block is coupled to a respective odd bit line, and an even block of data cells including a plurality of data cell subsets, wherein each of the data set subsets in the even block is coupled to a respective even bit line; positioning a plurality of local sense amplifiers between the odd block of data cells and the even block of data cells, each local sense amplifier of the plurality of sense amplifiers is shared by a respective odd bit line, a respective even bit line, and a respective global bit line; activating a first replica memory cell with a portion of driving capability of a data cell for coupling a respective sense amplifier to a respective even bit line when a data cell in the odd block of data cells is accessed; and a respective global bit line; coupling a global sense amplifier to a subset of the plurality of local sense amplifiers by a set of respective global bit lines and having a higher signal driving capability than each of the plurality of local sense amplifiers; selecting one of the set of respective global bit lines for superimposing a signal development on a respective local bit line to be sensed by a respective local sense amplifier; and decoupling non-selected global bit lines in the set of respective global bit lines from the respective local sense amplifiers.
- 12. The method of claim 11, wherein the subset of the plurality of local sense amplifiers includes one or more of four local sense amplifiers, eight local sense amplifiers, sixteen local sense amplifiers, thirty two local sense amplifiers, and sixty four local sense amplifiers.
- 13. The method of claim 11, wherein each data cell comprises one transistor DRAM.
- 14. The method of claim 11, wherein each data cell comprises three transistors DRAM.
- 15. The method of claim 11, wherein each data cell comprises a static RAM data cell.
- 16. The method of claim 11, further comprising the step of limiting voltage swing on the respective global bit line for read and write cycles by a transistor gate coupled between a respective local bit line and a respective global bit line.
REFERENCE TO RELATED APPLICATIONS
This patent application claims the benefit of the filing date of United States Provisional Patent Application Ser. No. 60/304,860, filed Jul. 12, 2001 and entitled “COMPACT ANALOG-MULTIPLEX GLOBAL SENSE AMPLIFIER FOR DRAM/SRAM MEMORIES”; the entire contents of which are hereby expressly incorporated by reference.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
6009024 |
Hirata et al. |
Dec 1999 |
A |
6031775 |
Chang et al. |
Feb 2000 |
A |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/304860 |
Jul 2001 |
US |