Claims
- 1. A field effect transistor comprising:
a substrate comprising a source region, a drain region, and a channel region therebetween; an insulating layer being disposed over said channel region, said insulating layer being selected from Al2O3, HfO2, ZrO2, TiO2, La2O3, Y2O3, Gd2O3, Ta2O5, silicates thereof and aluminates thereof, said insulating layer comprising nitrogen (N); and a gate electrode disposed over said insulating layer.
- 2. The field effect transistor according to claim 1, wherein said insulating layer comprises nitrogen in a form of a member selected from the group consisting of infused nitrogen atoms, a layer of SiN, a barrier of SiON and a layer of AION.
- 3. The field effect transistor according to claim 1, wherein said insulating layer comprises a barrier diffusion layer.
- 4. The field effect transistor according to claim 3, further comprising a high-K dielectric layer, said barrier layer being formed over said high-K dielectric layer.
- 5. The field effect transistor according to claim 3, further comprising a high-K dielectric layer, said barrier layer being formed under said high-K dielectric layer.
- 6. The field effect transistor according to claim 4, wherein said barrier layer is for preventing a reaction between the gate electrode and the high-K layer, and is for acting as a diffusion barrier against at least one of dopant, metal, and oxygen and moisture penetration from the gate electrode.
- 7. The field effect transistor according to claim 3, further comprising:
a substrate upon which said high-K layer is formed.
- 8. The field effect transistor according to claim 3, wherein said diffusion barrier layer has a thickness of approximately 2-15 Å.
- 9. The field effect transistor according to claim 3, wherein said barrier layer is formed of one compound.
- 10. The field effect transistor according to claim 3, wherein said barrier layer includes a combination of two or more layers that, together, provide a diffusion barrier functionality.
- 11. The field effect transistor according to claim 3, wherein the diffusion barrier layer is formed adjacent to the substrate.
- 12. The field effect transistor according to claim 3, wherein the diffusion barrier layer resides within the gate dielectric layer as a distinct sublayer, which is other than physically adjacent to the gate electrode.
- 13. The field effect transistor according to claim 3, wherein the diffusion barrier functionality is provided by distributing an additive element or compound within the gate dielectric layer.
- 14. The field effect transistor according to claim 3, wherein the diffusion barrier includes any of nitride or oxynitride compounds, including any of aluminum nitride, aluminum oxynitride, silicon nitride, and silicon oxynitride.
- 15. A diffusion barrier for a field-effect transistor having a channel region and a gate electrode, comprising:
an insulating layer being disposed over said channel region, said insulating layer comprising nitrogen (N), said insulating layer being disposed under the gate electrode.
- 16. The diffusion barrier of claim 15, wherein said insulating layer is selected from Al2O3, HfO2, ZrO2, TiO2, La2O3, Y2O3, Gd2O3, Ta2O5, silicates thereof and aluminates thereof.
- 17. A diffusion barrier for a field-effect transistor including a channel region and a gate electrode, said diffusion barrier comprising:
a dielectric layer being disposed over said channel region, said dielectric layer having nitrogen dispersed therein.
- 18. A method of blocking diffusion of impurities into an insulating layer disposed over a channel region of a field effect transistor, said insulating layer being selected from Al2O3, HfO2, ZrO2, TiO2, La2O3, Y2O3, Gd2O3, Ta2O5, and silicates and aluminates thereof, said method comprising one of:
infusing nitrogen atoms into said insulating layer; nitridation of said insulating layer; and depositing a layer of a nitrogen compound over said insulating layer.
- 19. A method of forming a diffusion barrier for a device having a channel region and a gate electrode, comprising:
disposing an insulating material over said channel region, said insulating material comprising nitrogen (N), said insulating material being disposed under the gate electrode.
- 20. The method of claim 19, wherein said insulating material further comprising a material selected from Al2O3, HfO2, ZrO2, TiO2, La2O3, Y2O3, Gd2O3, Ta2O5, silicates thereof and aluminates thereof.
- 21. The method of claim 19, wherein said insulating material is formed as an insulating layer formed by plasma assisted processing.
- 22. The method of claim 21, wherein said plasma assisted processing includes any of direct and remote plasma nitridation of the high-K layer in nitrogen-containing plasma.
- 23. The method of claim 19, wherein said insulating material is formed as an insulating layer formed by chemical vapor deposition including any of low pressure CVD (LPCVD), rapid thermal CVD (RTCVD), atomic layer CVD (ALCVD) and plasma enhanced CVD (PECVD) modes.
- 24. The method of claim 19, wherein said insulating material is formed as an insulating layer formed by physical vapor deposition.
- 25. The method of claim 19, wherein said insulating material is formed as an insulating layer formed by ion implantation into a gate dielectric layer positioned adjacent said gate electrode.
- 26. A method of blocking diffusion of impurities into an insulating layer disposed over a channel region of a field effect transistor, said insulating layer being selected from Al2O3, HfO2, ZrO2, TiO2, La2O3, Y2O3, Gd2O3, Ta2O5, and silicates and aluminates thereof, said method comprising:
infusing nitrogen atoms into said insulating layer.
- 27. A method of blocking diffusion of impurities into an insulating layer disposed over a channel region of a field effect transistor, said insulating layer being selected from Al2O3, HfO2, ZrO2, TiO2, La2O3, Y2O3, Gd2O3, Ta2O5, and silicates and aluminates thereof; said method comprising:
nitriding said insulating layer.
- 28. A method of blocking diffusion of impurities into an insulating layer disposed over a channel region of a field effect transistor, said insulating layer being selected from Al2O3, HfO2, ZrO2, TiO2, La2O3, Y2O3, Gd2O3, Ta2O5, and silicates and aluminates thereof, said method comprising:
depositing a layer of a nitrogen compound over said insulating layer.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] The present application is related to U.S. patent application Ser. No. 09/755,164, filed on Jan. 8, 2001, to Guha et al., entitled “ALUMINUM NITRIDE AND ALUMINUM OXIDE/ALUMINUM NITRIDE HETEROSTRUCTURE GATE DIELECTRIC STACK BASED FIELD EFFECT TRANSISTORS AND METHOD FOR FORMING SAME” having IBM Docket No. YOR9-2000-0642US1, assigned to the present assignee, and incorporated herein by reference.