Claims
- 1. A method of forming complementary PNP and NPN bipolar transistors simultaneously with complementary P-channel and N-channel metal oxide semiconductor (CMOS) transistors on a common substrate with an N-type epitaxial layer, comprising:
- forming a first P-well for an N-channel MOS transistor, a second P-well for an NPN bipolar transistor and a collector well for a PNP bipolar transistor layer by a common diffusion of P-type dopant into said epitaxial layer,
- forming an N-base and a P-emitter within said collector well for the PNP bipolar transistor,
- forming a source and drain for said P-channel MOS transistor within said epitaxial layer in a common diffusion of P-type dopant with the emitter of said PNP bipolar transistor,
- forming a P-base, N-emitter and N-collector within said second P-well for said NPN bipolar transistor, said second P-well isolating said NPN bipolar transistor from other devices on said substrate, and
- forming a source and drain within said first P-well for said N-channel MOS transistor in a common diffusion of N-type dopant with the emitter of said NPN bipolar transistor.
- 2. The method of claim 1, wherein a P-type isolation barrier is formed in the epitaxial layer around the NPN bipolar transistor in a diffusion of P-type dopant which is common with said P-well and collector well diffusion.
- 3. The method of claim 1, wherein a guard ring for the N-channel MOS transistor and the base of the NPN bipolar transistor are formed by a common diffusion of P-type dopant; and the emitter of the NPN bipolar transistor is formed within the base of that transistor.
- 4. The method of claim 1, wherein the dopant concentration in the P-well and collector well are not more than about 10.sup.16 ions/cm.sup.3.
Parent Case Info
This is a continuation-in-part of copending application Ser. No. 07/655,761, filed on Feb. 14, 1991, which in turn is a divisional of Ser. No. 07/470,160, filed on Jan. 25, 1990, both now abandoned.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
Grebene, Alan B. "Bipolar and MOS Analog Integrated Circuit Design", A Wiley-Interscience Publication, John Wiley & Sons (1984), pp. 206-209. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
470160 |
Jan 1990 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
655761 |
Feb 1991 |
|