Lo et al, "A New Design of an Iterative Array for Multiplication of Signed Binary and Quaternary Digital Number Systems", IEEE, 12th International Symposium on Multiple-Valued Logic, May 25-27, France, pp. 99-106. |
"Booth Encoder/Selector Comparator for High Speed Multiplier", IBM Technical Disclosure Bulletin, vol. 30, No. 7, Dec. 1, 1987, pp. 144-147. |
M. B. Richard et al, "Fast-LSI, A Second Generation Advanced Schottky Technology", Electro, vol. 9, NR. 2, May 15, 1984, pp. 1-9. |
IBM Technical Disclosure Bulletin, "Four-Input Carry Save Adder Tree" vol. 32, No. 3A, Aug. 1989, pp. 164/165. |
IEICE Transactions on Electronics, "4-2 Compressor with Complementary Pass-Transistor Logic" vol. E77-C, No. 4, Apr. 1, 1994, pp. 647-649. |
IEEE Journal of Solid State Circuits, vol. 30, No. 3, Mar. 1995, "A 4.4 ns CMOS 54.times.54-b Multiplier m Using Pass-Transistor Multiplexer". |
1996 General Convention of the Institute of Electronics, Information and Communication Engineers, General Lecture C-541 (A Collection of Lecture Papers, Electronics 2, p. 157), "The Method for a High-Spped Booth-Wallace Multiplier". |
IEEE Journal of Solid State Circuits, vol. 27, No. 9, Sep. 1992, "A 54.times.54-b Regularly Structured Tree Multiplier". |