The present invention relates to semiconductors and, more particularly, to electrically conductive paths for such devices.
When making electrically conductive vias, the deeper the vias are, the more difficult it is to make their entire length electrically conductive, particularly where the width of the via opening is much narrower than its depth (i.e. the aspect ratio is high). Moreover, if the via needs to be insulated to isolate the internal metal from the surrounding semiconductor material, the aspect ratio will be even higher. Thus, when depositing a seed layer in a high aspect ratio via of a semiconductor, it is not uncommon for the area near the bottom of the via to only have a very thin layer of seed material and, in some instances, not have any at all. This problem can begin to become acute when the absolute depth of the via is greater than 75 μm; above 125 μm it becomes extremely challenging.
As the fill process begins, initial insertion of the wafer into the electroplating bath results in the chemicals of the electroplating bath initially etching away the at the seed layer before the actual electroplating deposition can begin. Where the seed layer is very thin, this initial etching action of the electroplating bath can actually eliminate part or all the entire seed near the bottom of the via. Where part of the seed layer is removed, the result would be micro-void formation at the bottom of the via.
If there are micro- or complete voids in the seed layer, but the underlying diffusion barrier material is conductive then, during electroplating, certain areas (i.e. those coated with seed) will plate while other areas may not. The result is that the plated areas trap the non-plated areas. This is visble in
Thus, there is a need for an approach that does not result in creation of undesirable micro-voids or voids.
We have developed a way to create electrically conductive, high aspect ratio vias that ensure that the deposited seed has enough thickness to ensure that any etching that occurs during initial insertion into an electroplating bath does not create an area of no seed layers.
We have further developed a way to create electrically conductive, high aspect ratio vias that ensures that, if there are voids in the deposited seed layer, they are “patched” prior to electroplating so that micro-voids do not form.
Moreover, we have developed a way to do either or both of the above without activation of a diffusion barrier layer or an insulator (e.g. dielectric) layer.
In overview, one aspect of our technique involves first depositing a first electrically conductive material as a seed layer, using a deposition technique, into a via formed in a material. Then, creating a thickening layer on top of the seed layer by electrolessly plating the seed layer without performing any activation process within the via between via formation and creating the thickening layer. Then, electroplating a conductor metal onto the thickening layer until a volume bounded by the thickening layer within the via is filled with the conductor metal.
The advantages and features described herein are a few of the many advantages and features available from representative embodiments and are presented only to assist in understanding the invention. It should be understood that they are not to be considered limitations on the invention as defined by the claims, or limitations on equivalents to the claims. For instance, some of these advantages are mutually contradictory, in that they cannot be simultaneously present in a single embodiment. Similarly, some advantages are applicable to one aspect of the invention, and inapplicable to others. Thus, this summary of features and advantages should not be considered dispositive in determining equivalence. Additional features and advantages of the invention will become apparent in the following description, from the drawings, and from the claims.
U.S. patent applications Ser. Nos. 11/329,481, 11/329,506, 11/329,539, 11/329,540, 11/329,556, 11/329,557, 11/329,558, 11/329,574, 11/329,575, 11/329,576, 11/329,873, 11/329,874, 11/329,875, 11/329,883, 11/329,885, 11/329,886, 11/329,887, 11/329,952, 11/329,953, 11/329,955, 11/330,011 and 11/422,551, incorporated herein by reference, describe various techniques for forming small, deep vias in, and electrical contacts for, semiconductor wafers. Our techniques allow for creation of electrically conductive vias at densities and placements previously unachievable on a chip, die or wafer scale.
With our technique, as described below, we can create electrically conductive high aspect ratio vias that are between about 10 to about 20 times or more deeper than they are wide (i.e. a 10:1 to 20:1 or more aspect ratio).
Advantageously, our approach is versatile in that it can be used for vias that are as small as 4 μm in diameter or smaller, although the typical diameter range will be 15 μm or less, in some cases 7 μm or less, and in still other cases 5 μm or less, and typically, of between 50 μm deep and about 130 μm deep (for diameters of between about 4 μm and about 5 μm), of between 50 μm deep and about 130 μm deep. Table 1 below illustrates the expected typical range combinations where the approach will be most beneficial:
The approach will now be described with reference to
Optionally, in cases where a semiconductor material is used and the conductor in the via should not be shorted to that semiconductor material, the approach begins by coating the inner surfaces of the via with a thin layer of insulator or dielectric material.
Optionally, next, a diffusion barrier 500 (if desired or necessary) is applied by deposition on top of the insulator 402 (if present) or the inner surface 308 (if no insulator is present).
Next, a seed layer 602, 604, 606 is applied on top of the optional diffusion barrier 500 of
Advantageously, although the application of the seed layer is intended to coat all of the surfaces without interruption, as will be seen, it does not matter if the seed layer is actually very thin near the lowermost part of the via or even if there is a discontinuity between the seed layer hear the bottom of the via and the actual via bottom. As presently contemplated, the seed layer is copper, although other metals, such as gold, tungsten, or even alloys can be used.
Next, a thickening layer 702, 704, 706 is created on top of the seed layer by electrolessly plating the seed layer with the same material or, in the case of an alloy, a suitable component of the material that serves as the seed layer. Thus, it should now be understood that any metal or alloy can serve as the thickening or seed layers provided that the metal or alloy used as the seed layer is one that can be plated by the metal or alloy that will serve as the thickening layer using an electroless plating process without performing an activation process on the interior of the via between the time the via is created and completion of creation of the thickening layer.
The electroless plating is performed in a controlled manner, using known techniques suitable for the particular material, until the thickening layer is at least about 50 nanometers (“nm”) thick, but typically greater than 250 nm, and, in some variants, as thick as about the width of the gaps in the underlying deposited seed layer. In other words, the range will ideally be between about 50 nm and about the thickness of the widest gap in seed span, the upper point being one of practical convenience rather than limitation. By doing so, this thickening layer advantageously builds up thin areas of seed, allows discontinuities or gaps in the seed layer to be “bridged” by “shorting” across them, or both. In this way the metal in the via will be thick enough throughout so that initial insertion of the wafer into the electroplating bath will not etch away all of the metal in some area of the via and it will ensure that there is a continuous coating within the via that the electroplating, which will occur on top of the thickening layer, does not trap or create voids in the via.
Note that, in
Finally, the respective wafers containing the vias shown in
Note that, advantageously, the above was performed without any activation of the insulator or diffusion barrier or similar such process, such as would be required if one were to try to electrolessly or electro-plate directly to the insulator or diffusion barrier surfaces.
It should thus be understood that this description (including the figures) is only representative of some illustrative embodiments. For the convenience of the reader, the above description has focused on a representative sample of all possible embodiments, a sample that teaches the principles of the invention. The description has not attempted to exhaustively enumerate all possible variations. That alternate embodiments may not have been presented for a specific portion of the invention, or that further undescribed alternate embodiments may be available for a portion, is not to be considered a disclaimer of those alternate embodiments. One of ordinary skill will appreciate that many of those undescribed embodiments incorporate the same principles of the invention and others are equivalent.