Claims
- 1. A via opening formed over a semiconductor substrate, said contact opening comprising:
- a) a first oxide interlayer dielectric layer forming near vertical sidewalls in a lower portion of said contact opening;
- b) a second oxide interlayer dielectric layer forming continuously tapered sidewalls in an intermediate portion of said contact opening; and
- c) a third oxide interlayer dielectric layer forming near vertical sidewalls in an upper portion of said contact opening;
- said tapered sidewalls of said second oxide interlayer dielectric layer having a lesser slope than said near vertical sidewalls of said first and third oxide interlayer dielectric layers.
- 2. The via as described in claim 1 wherein said first oxide interlayer dielectric layer comprises a doped oxide.
- 3. The via as described in claim 1 wherein said second oxide interlayer dielectric layer comprises an undoped oxide.
- 4. The via as described in claim 1 wherein said third oxide interlayer dielectric layer comprises a doped oxide.
- 5. The via as described in claim 1 wherein the width of said near vertical sidewalls of said first oxide interlayer dielectric layer is determined by the thickness of said second oxide interlayer dielectric layer.
- 6. A via opening formed above a metal interconnect feature over a semiconductor substrate, said contact opening comprising:
- a) a first oxide interlayer dielectric layer forming near vertical sidewalls in a lower portion of said contact opening, wherein said first oxide layer comprises a doped oxide;
- b) a second oxide interlayer dielectric layer forming continuously tapered sidewalls in an intermediate portion of said contact opening, wherein said second oxide layer comprises an undoped oxide; and
- c) a third oxide interlayer dielectric layer forming near vertical sidewalls in an upper portion of said contact opening, wherein said third oxide layer comprises a doped oxide;
- said tapered sidewalls of said second oxide interlayer dielectric layer having a lesser slope than said near vertical sidewalls of said first and third oxide interlayer dielectric layers.
- 7. The via as described in claim 6 wherein the width of said near vertical sidewalls of said first oxide layer is determined by the thickness of said second oxide layer.
- 8. A via opening formed over a semiconductor substrate, said contact opening comprising:
- a) a first oxide interlayer dielectric layer forming near vertical sidewalls in a lower portion of said contact opening;
- b) a second oxide interlayer dielectric layer forming continuously tapered sidewalls in an intermediate portion of said contact opening; and
- c) a third oxide interlayer dielectric layer forming near vertical sidewalls in an upper portion of said contact opening;
- said tapered sidewalls of said second oxide interlayer dielectric layer having a narrowing profile from top to bottom, said narrowing profile of said second oxide interlayer dielectric being more narrow than the profile of said near vertical sidewalls of said first and third oxide interlayer dielectric layers.
- 9. The via as described in claim 8 wherein said first oxide interlayer dielectric layer comprises a doped oxide.
- 10. The via as described in claim 8 wherein said second oxide interlayer dielectric layer comprises an undoped oxide.
- 11. The via as described in claim 8 wherein said third oxide interlayer dielectric layer comprises a doped oxide.
- 12. The via as described in claim 8 wherein the width of said near vertical sidewalls of said first oxide interlayer dielectric layer is determined by the thickness of said second oxide interlayer dielectric layer.
- 13. A via opening formed above a metal interconnect feature over a semiconductor substrate, said contact opening comprising:
- a) a first oxide interlayer dielectric layer forming near vertical sidewalls in a lower portion of said contact opening, wherein said first oxide layer comprises a doped oxide;
- b) a second oxide interlayer dielectric layer forming continuously tapered sidewalls in an intermediate portion of said contact opening, wherein said second oxide layer comprises an undoped oxide; and
- c) a third oxide interlayer dielectric layer forming near vertical sidewalls in an upper portion of said contact opening, wherein said third oxide layer comprises a doped oxide;
- said tapered sidewalls of said second oxide interlayer dielectric layer having a narrowing profile from top to bottom, said narrowing profile of said second oxide interlayer dielectric being more narrow than the profile of said near vertical sidewalls of said first and third oxide interlayer dielectric layers.
- 14. The via as described in claim 13 wherein the width of said near vertical sidewalls of said first oxide layer is determined by the thickness of said second oxide layer.
Parent Case Info
This is a continuation divisional of application Ser. No. 08/629,786, filed Apr. 9, 1996, now abandoned which is a continuation divisional of application Ser. No. 08/430,762, filed Apr. 27 1995, now abandoned which is a continuation divisional of application Ser. No. 08/342,232, filed Nov. 18 1994, now abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0135044 |
May 1989 |
JPX |
0114071 |
May 1989 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
342232 |
Nov 1994 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
629786 |
Apr 1996 |
|
Parent |
430762 |
Apr 1995 |
|