Claims
- 1. A process for manufacturing an integrated device, comprising the steps of:
forming a first conductive region; forming an insulating layer which coats said first conductive region; forming a through opening in said insulating layer above said first conductive region; forming a contact structure in said through opening, said contact structure comprising a conductive material layer delimiting a region; and forming a second conductive region above said through opening of said insulating layer; wherein said region delimited by said contact structure is left empty.
- 2. The process for manufacturing an integrated device according to claim 1, wherein said conductive material layer is obtained by depositing a titanium layer.
- 3. The process for manufacturing an integrated device according to claim 2, wherein said titanium layer is deposited by PVD.
- 4. The process for manufacturing an integrated device according to claim 2 wherein said titanium layer has a thickness of between 10 and 100 nm.
- 5. The process for manufacturing an integrated device according to claim 1 wherein said conductive material layer is obtained by depositing a titanium-nitride layer.
- 6. The process for manufacturing an integrated device according to claim 5, wherein said titanium-nitride layer is deposited by CVD.
- 7. The process for manufacturing an integrated device according to claim 5 wherein said titanium-nitride layer has a thickness of between 50 and 200 nm.
- 8. The process for manufacturing an integrated device according to claim 1 wherein said step of forming said second conductive region comprises depositing conductive material in a non-conformal way over said region.
- 9. The process for manufacturing an integrated device according to claim 8, wherein said second conductive region contains platinum.
- 10. The process for manufacturing an integrated device according to claim 9 wherein said integrated device is a ferro-electric memory comprising a transistor and a ferro-electric capacitor; said step of forming a first conductive region comprises forming a first conduction region of said transistor in a substrate of semiconductor material; said step of forming an insulating layer comprises depositing insulating material on top of said substrate; and said step of forming a second conductive region comprises forming a first plate of said ferro-electric capacitor; the process further comprising forming a ferro-electric material region on top of said first plate, and forming a second plate of said ferro-electric capacitor on top of said ferro-electric material region.
- 11. A process for manufacturing an integrated device, comprising:
forming a first conductive region; forming an insulating layer on the first conductive region; forming a through opening in the insulating layer above the first conductive region; forming a conductive material layer on walls of the through opening, the conductive material layer contacting the first conductive region and surrounding an empty region; and forming a second conductive region over the empty region, thereby closing the through opening and empty region.
- 12. The process for manufacturing an integrated device according to claim 11 wherein said conductive material layer is obtained by depositing a titanium layer.
- 13. The process for manufacturing an integrated device according to claim 12, wherein said titanium layer is deposited by PVD.
- 14. The process for manufacturing an integrated device according to claim 12 wherein said titanium layer has a thickness of between 10 and 100 nm.
- 15. The process for manufacturing an integrated device according to claim 11 wherein said conductive material layer is obtained by depositing a titanium-nitride layer.
- 16. The process for manufacturing an integrated device according to claim 15 wherein said titanium-nitride layer is deposited by CVD.
- 17. The process for manufacturing an integrated device according to claim 15 wherein said titanium-nitride layer has a thickness of between 50 and 200 nm.
- 18. The process for manufacturing an integrated device according to claim 11 wherein the through opening has a width of about 0.18-0.35 microns, forming the conductive material layer includes forming a first conductive layer having a thickness between 10 and 100 nm and forming a second conductive layer having a thickness between 50 and 200 nm.
- 19. The process for manufacturing an integrated device according to claim 18 wherein the first conductive layer includes titanium and the second conductive layer includes titanium nitride.
- 20. The process for manufacturing an integrated device according to claim 11 wherein said integrated device is a ferro-electric memory comprising a transistor and a ferro-electric capacitor; said step of forming a first conductive region comprises forming a first conduction region of said transistor in a substrate of semiconductor material; said step of forming an insulating layer comprises depositing insulating material on top of said substrate; and said step of forming a second conductive region comprises forming a first plate of said ferro-electric capacitor; the process further comprising forming a ferro-electric material region on top of said first plate, and forming a second plate of said ferro-electric capacitor on top of said ferro-electric material region.
- 21. A process of making an integrated device, comprising:
forming a first conductive region; forming an insulating layer on the first conductive region; forming a through opening extending in the insulating layer; forming a contact structure in the through opening, the contact structure comprising a conductive material layer and an empty region, the conductive material layer being electrically connected to the first conductive region; and forming a cover layer above the contact structure and covering the empty region.
- 22. The process of claim 21 wherein the covering layer is a conductive layer that contacts the conductive material layer of the contact structure.
- 23. The process of claim 21 wherein the conductive material has a side surface and a bottom surface that faces the first conductive region, and the empty region is surrounded by the conductive material layer.
- 24. The process of claim 21 wherein the conductive material layer is formed by steps including:
coating a side surface of the insulating layer, which laterally defines the through opening, with a coating portion; and forming a horizontal portion that extends on top of the insulating layer and beneath the covering layer.
- 25. The process of claim 21 wherein forming the conductive material layer includes depositing a titanium layer on a sidewall of the insulating layer which laterally defines the through opening and depositing a titanium nitride on the titanium layer, the titanium nitride layer laterally defining the empty region.
- 26. The process of claim 21 wherein forming the conductive material layer includes depositing a first conductive layer by PVD and depositing a second conductive layer by CVD.
- 27. The process of claim 21 wherein the through opening has a width of about 0.18-0.35 microns, forming the conductive material layer includes forming a first conductive layer having a thickness between 10 and 100 nm and forming a second conductive layer having a thickness between 50 and 200 nm.
- 28. The process of claim 27 wherein the first conductive layer includes titanium and the second conductive layer includes titanium nitride.
- 29. The process of claim 21 wherein the integrated device is a ferro-electric memory comprising a transistor and a ferro-electric capacitor; the step of forming a first conductive region comprises forming a first conduction region of the transistor in a substrate of semiconductor material; the step of forming an insulating layer comprises depositing insulating material on top of the substrate, and the step of forming the covering layer includes forming a ferro-electric material region; the process further comprising:
forming a second conductive region between the covering layer and the contact structure, the second conductive region forming a first plate of the ferro-electric capacitor; and forming a second plate of the ferro-electric capacitor on top of the ferro-electric material region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
PCT/IT01/00192 |
Apr 2001 |
WO |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional of U.S. patent application Ser. No. 10/126,939, filed Apr. 18, 2002, now pending, which application is incorporated herein by reference in its entirety.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10126936 |
Apr 2002 |
US |
Child |
10804492 |
Mar 2004 |
US |