Claims
- 1. A contact stud structure for the connection of semiconductor device components formed in a substrate to the wiring for interconnecting said device components to other device components comprising:
- (a) an insulator layer having an etch-stop layer deposited on said substrate, said insulator layer having at least one opening at the location of one of the semiconductor device components formed in said substrate,
- (b) a first metal layer deposited in said opening of said insulator layer and lining said opening in said insulator layer,
- (c) a second metal layer deposited conformably onto said first metal layer, and
- (d) a third metal layer deposited onto said second metal layer, said second and third metal layers being selected from the group of refractory metals with said third metal layer filling said opening in said insulator layer wherein said second and third metal layers are different from each other, and wherein said first metal layer makes a direct physical contact with the wiring for interconnecting said device components.
- 2. A contact stud structure according to claim 1 wherein said substrate is silicon.
- 3. A contact stud structure according to claim 1 wherein said substrate is monocrystalline silicon.
- 4. A contact stud structure according to claim 1 wherein said substrate is polycrystalline silicon.
- 5. A contact stud structure according to claim 1 wherein platinum is deposited in said opening on said substrate.
- 6. A contact stud structure according to claim 1 wherein said insulator layer is a multi-layered structure comprised of in sequence a bottom layer of SiO.sub.2, a layer of Si.sub.3 N.sub.4, said etch-stop layer and a top layer of SiO.sub.2.
- 7. A contact stud structure according to claim 6 wherein said bottom SiO.sub.2 layer is about 1000.ANG. thick and said Si.sub.3 N.sub.4 layer is about 1500.ANG. thick.
- 8. A contact stud structure according to claim 6 wherein the aspect ratio of said opening is equal to or greater than 1.
- 9. A contact stud structure according to claim 1 wherein said first metal layer is selected from the group consisting of the transition metals.
- 10. A contact stud structure according to claim 9 wherein said first metal layer is titanium.
- 11. A contact stud structure according to claim 1 wherein said first metal layer is an alloy of one of the transition metals alloyed with one of the refractory metals.
- 12. A contact stud structure according to claim 1 wherein one of said second and third metal layers comprises tungsten.
- 13. A contact stud structure according to claim 11 wherein said alloy is titanium tungsten.
- 14. A contact stud structure according to claim 1 wherein the thickness of said first metal layer is in the range of about 200.ANG. to about 1000.ANG..
- 15. A contact stud structure according to claim 1 wherein the thickness of said second metal layer is about 1000.ANG..
- 16. A contact stud structure according to claim 1 wherein said opening is larger than said one of said semiconductor device components formed in said substrate.
- 17. A contact stud structure according to claim 1 wherein said contact stud is large enough to contact a plurality of said semiconductor device components formed in said substrate.
- 18. A contact stud structure for the connection of semiconductor device components formed in a substrate to the wiring for interconnecting said device components to other device components comprising:
- (a) an insulator layer having an etch-stop layer deposited on said substrate, said insulator layer and said etch-stop layer having at least one opening at the location of one of the semiconductor device components formed in said substrate,
- (b) a first metal layer deposited in said opening of said insulator layer and lining said opening in said insulator layer,
- (c) a second metal layer deposited conformably onto said first metal layer, and
- (d) a third metal layer deposited onto said second metal layer, said second and third metal layers being selected from the group of refractory metals with said third metal layer filling said opening in said insulator layer wherein at least a portion of said first metal layer extends through said opening in said etch-stop layer.
- 19. The contact stud structure according to claim 18 wherein said etch-stop layer is a suitable inorganic material.
- 20. The contact stud structure according to claim 18 wherein a second insulator layer is deposited over said etch-stop layer.
Parent Case Info
This application is a continuation of U.S. patent application Ser. No. 252,836, filed on Oct. 3, 1988, now abandoned.
US Referenced Citations (18)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0224013 |
Jun 1987 |
EPX |
0279588 |
Aug 1988 |
EPX |
Non-Patent Literature Citations (2)
Entry |
Y. Pauleau, "Interconnect Materials for VLSI Circuits," Solid State Technology, vol. 30, No. 4, pp. 155-162, (Apr. 1987). |
IEEE Cat. No. 86 CH23374, Jun. 9-10, 1986, "A Contact Filling Process with CVD-Tungsten for Multilevel Metallization Systems", pp. 443-449 by Higelin et al. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
252836 |
Oct 1988 |
|