The present invention relates in general to a control circuit of command signals, and more particular to a control circuit of command signals of a clock generator.
A clock generator mounted on a motherboard of a computer is used to determine the CPU, PCI, and system bus speeds. The clock generator is controlled by command signals from a control circuit. If all of the voltages at the planar connector from the power supply are within a predetermined tolerance level, i.e. within specification, the power good (PG) signal goes high thereby causing the clock generator to generate clock signals to a computer system.
What is needed, therefore, is a control circuit for command signal of clock generator which not only accomplishes the same efficiency of the prior art, but also can be mass produced at a reasonable cost.
An exemplary control circuit for command signals of a clock generator includes a power supply end, an output end, a control end, a diode, a first resistor and a second resistor. The first resistor, the diode, and the second resistor are connected in series between the power supply end and the ground. The diode has an anode connected to the first resistor and a cathode connected to the second resistor. The control end is connected to a node between the diode and the second resistor; the output end is connected to a node between the diode and the first resistor. The output end outputs the command signals to the clock generator.
It is of advantage that employing a diode as a switch to replace the two transistors of the prior art can be mass produced at a reasonable cost.
Other advantages and novel features will become more apparent from the following detailed description of preferred embodiments when taken in conjunction with the accompanying drawings, in which:
Referring to
When the voltage of the control end Vccp is at a high level, the diode D1 is turned off, the voltage at the output end VTT_PWRGD is at a high level to enable the clock generator to generate clock signals; when the voltage of the control end Vccp is at a low level, the diode D1 is turned on, the voltage at the output end VTT_PWRGD is at a low level, the clock generator does not generate clock signals.
It is to be understood, however, that even though numerous characteristics and advantages of the present embodiment has been set forth in the foregoing description, together with details of the structure and function of the invention, the disclosure is illustrative only, and changes may be made in detail, especially in matters of shape, size, and arrangement of parts within the principles of the invention to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.
Number | Date | Country | Kind |
---|---|---|---|
2005 1 0034292 | Apr 2005 | CN | national |
Number | Name | Date | Kind |
---|---|---|---|
5319255 | Garverick et al. | Jun 1994 | A |
5349244 | Confalonieri | Sep 1994 | A |
6304114 | Hirakawa | Oct 2001 | B1 |
6335646 | Nagatomo | Jan 2002 | B1 |
6496071 | Xavier | Dec 2002 | B1 |
6650154 | Okuyama | Nov 2003 | B2 |
6781431 | Taito et al. | Aug 2004 | B2 |
Number | Date | Country | |
---|---|---|---|
20060232324 A1 | Oct 2006 | US |