Claims
- 1. For a semiconductor wafer formed on a substrate and having a wafer stack disposed on the substrate, the wafer stack including a layer of low-K material, a hard mask layer, and a photoresist layer, a method for etching a layer of low-K material and for clearing the photoresist layer, the method comprising the steps of:
disposing the wafer in a reactor vessel; surrounding the wafer with an insulative hot edge ring; while the wafer is surrounded by the insulative hot edge ring, performing a first etch of the low-K material using an etchant gas mixture, the etchant gas mixture further for clearing the photoresist layer; detecting the end point where the photoresist is substantially cleared from the surface of the wafer; surrounding the wafer with a conductive hot edge ring; and while the wafer is surrounded by the conductive hot edge ring, performing a second etch of the low-K material using an etchant gas mixture, until the desired etch of the low-K material is completed.
- 2. The method of claim 1 wherein the reactor vessel includes a plurality of etching stations, the method comprising the further steps of:
surrounding the wafer with an insulative hot edge ring at a first etching station; responsive to the detecting step, moving the wafer to a second etching station; and surrounding the wafer with a conductive hot edge ring.
- 3. The method of claim 1 comprising the further steps of:
surrounding the wafer with one of the conductive hot edge ring and the insulative hot edge ring; and responsive to the detecting step, covering the one of the conductive hot edge ring and the insulative hot edge ring with the other of the conductive hot edge ring and the insulative hot edge ring.
- 4. The method of claim 1 comprising the further steps of:
surrounding the wafer with the conductive hot edge ring; covering the conductive hot edge ring with the insulative hot edge ring; and responsive to the detecting step, exposing the conductive hot edge ring by removing the insulative hot edge ring from the conductive hot edge ring.
- 5. The method of claim 4 comprising the further step of covering the conductive hot edge ring with one-piece insulative hot edge ring.
- 6. The method of claim 4 comprising the further step of covering the conductive hot edge ring with a segmented insulative hot edge ring.
- 7. The method of claim 4 comprising the further step of covering the conductive hot edge ring with an insulative hot edge ring iris.
- 8. The method of claim 1 comprising the further step of forming the insulative hot edge ring from one of a radiofrequency insulative material and a dielectric material.
- 9. The method of claim 1 comprising the further step of forming the insulative hot edge ring from a material selected from the group consisting of: quartz; DuPont® Vespel®; and DuPont® Kapton®.
- 10. The method of claim 1 comprising the further step of selecting a single etchant gas mixture for the steps of performing a first etch and performing a second etch.
- 11. The method of claim 1 comprising the further steps of:
selecting a first etchant gas mixture for the step of performing a first etch; and selecting a second etchant gas mixture for the step of performing a second etch.
- 12. The method of claim 10 wherein the step of selecting a single etchant gas mixture comprises the further step of selecting an etchant gas mixture including an etchant and a passivant.
- 13. The method of claim 12 wherein the step of selecting an etchant gas mixture including an etchant and a passivant further includes the stop of selecting an etchant gas mixture including a passivant.
- 14. The method of claim 12 comprising the further step of selecting an oxygen-radical containing gas as an etchant.
- 15. The method of claim 12 comprising the further step of selecting one of a hydrocarbon and a fluorocarbon as a passivant.
- 16. The method of claim 15 comprising the further step of selecting a hydrocarbon from the group consisting of: CH4; and C2H4.
- 17. The method of claim 12 comprising the further step of adding a diluent to the etchant gas mixture.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to the following applications, which are incorporated herewith by reference:
[0002] (1) U.S. patent application Ser. No. 09/135,419, entitled “TECHNIQUES FOR ETCHING A LOW CAPACITANCE DIELECTRIC LAYER ON A SUBSTRATE”; and
[0003] (2) U.S. patent application Ser. No. 09/347,582, entitled “TECHNIQUES FOR ETCHING A LOW CAPACITANCE DIELECTRIC LAYER”.