The present invention relates to synthesis of a design block of an integrated circuit, and more specifically, to critical region identification.
The development of an integrated circuit (IC) involves a number of steps, some of which are performed iteratively. Generally, a logic phase, which involves the design of the digital logic circuits of the IC, is followed by a physical design phase, in which the IC is subdivided into logic blocks for purposes of design and synthesis. As the size and complexity of these blocks increases, convergence of the design in terms of meeting all timing and power efficiency goals can take longer. This is because an improvement in timing or power consumption in one area or region of a block may adversely affect those same parameters in a different region.
According to one embodiment of the present invention, a method of identifying a region of a design block of an integrated circuit for redesign includes dividing the design block into grids, each of the grids including a corresponding number of logic elements; filtering, using a processor, each of the grids based on a specified criteria, the filtering including determining a number (B) of the corresponding logic elements among a total number (A) of the logic elements in each grid that meet the specified criteria; and identifying, using the processor, the region as a set of two or more of the grids based on a result of the filtering.
According to another embodiment, a processing system to identify a region of a design block of an integrated circuit for redesign includes a processor configured to divide the design block into grids, each of the grids including a corresponding number of logic elements, filter each of the grids based on a specified criteria, the filtering including determining a number (B) of the corresponding logic elements among a total number (A) of the logic elements in each grid that meet the specified criteria, and identify the region as a set of two or more of the grids based on a result of the filtering; and a display device configured to display the result of the filtering.
According to yet another embodiment, a computer program product includes a tangible storage medium readable by a processor and storing instructions for execution by the processor to perform a method of identifying a region of a design block of an integrated circuit for redesign. The method includes dividing the design block into grids, each of the grids including a corresponding number of logic elements; filtering each of the grids based on a specified criteria, the filtering including determining a number (B) of the corresponding logic elements among a total number (A) of the logic elements in each grid that meet the specified criteria; and identifying the region as a set of two or more of the grids based on a result of the filtering.
Additional features and advantages are realized through the techniques of the present invention. Other embodiments and aspects of the invention are described in detail herein and are considered a part of the claimed invention. For a better understanding of the invention with the advantages and the features, refer to the description and to the drawings.
The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The forgoing and other features, and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
As noted above, in the physical design phase of an integrated circuit design, the synthesis of a design block may be time consuming, and convergence of the design may be difficult to achieve when improvements in timing and power consumption in one region of a given block affect the timing and power consumption in other regions of the block. While efficiency may be improved and convergence of the design synthesis may be reached more quickly when only an area of a block needing attention is addressed (thereby leaving the performance of other regions unchanged), that area must first be identified. Embodiments of the systems and methods discussed herein relate to critical region identification in integrated circuit design. Thus, within a given block undergoing the synthesis process, a region to be targeted for timing and power efficiency improvement may be isolated based on the embodiments discussed herein. The specific techniques used to improve timing and/or power efficiency of a given region are not detailed here. Instead, the focus is on the identification of the region.
The timing results (process 220) for one specified timing range is shown in the timing table 320. In alternate embodiments, more than one timing range of interest may be specified, and each range may result in a separate timing table 320 (or in additional columns added to the timing table 320 shown in
As noted above, both timing and power usage efficiency are of interest. Specifically, embodiments detailed herein relate to identifying one or more regions (groups of grids 120) that may require redesign to meet timing and/or power efficiency requirements. The identification of regions based on timing performance (of cells in the grids 120 of the region) was detailed above. Judgment of a cell based on timing is fairly straightforward because a design generally has a timing requirement that must be met. In the case of power analysis, however, there is no single metric requirement that may be used. The embodiments detailed below relate to defining a metric, Power Efficiency Score (PES), such that power analysis similar to the timing analysis discussed above may be performed. Consequently, timing critical regions and power critical regions and, as needed, regions requiring both timing and power-based redesign may be identified.
The VT assignment score is 1, 2, 3, or 4 based on the threshold voltage used, because the exemplary embodiment discussed herein includes four possible values for VT. Table 1 indicates exemplary scores identified in EQ. 1.
In an exemplary embodiment, the PES is a value in the range 0 to 16, with a score of 16 representing the maximum power inefficiency. Once a PES is assigned to each cell, the processing at processes 640-670 is analogous to the processing at processes 220-250 which are discussed with reference to
The general principle for analysis of power consumption is based on minimizing unhelpful power use, where unhelpful power use can be thought of as increasing power use that does not result in a corresponding decrease in slack and slew. This general principle is reflected in the definition of PES.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one more other features, integers, steps, operations, element components, and/or groups thereof.
The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated
The flow diagrams depicted herein are just one example. There may be many variations to this diagram or the steps (or operations) described therein without departing from the spirit of the invention. For instance, the steps may be performed in a differing order or steps may be added, deleted or modified. All of these variations are considered a part of the claimed invention.
While the preferred embodiment to the invention had been described, it will be understood that those skilled in the art, both now and in the future, may make various improvements and enhancements which fall within the scope of the claims which follow. These claims should be construed to maintain the proper protection for the invention first described.
Number | Name | Date | Kind |
---|---|---|---|
5778216 | Venkatesh | Jul 1998 | A |
5894565 | Furtek | Apr 1999 | A |
5930148 | Bjorksten | Jul 1999 | A |
6067650 | Beausang | May 2000 | A |
6102964 | Tse | Aug 2000 | A |
6145117 | Eng | Nov 2000 | A |
6212668 | Tse | Apr 2001 | B1 |
6311310 | Bernstein et al. | Oct 2001 | B1 |
6327552 | Nemani et al. | Dec 2001 | B2 |
6480815 | Olson | Nov 2002 | B1 |
6539536 | Singh | Mar 2003 | B1 |
7107568 | Cronquist | Sep 2006 | B2 |
7137080 | Acar et al. | Nov 2006 | B2 |
7197734 | Singh | Mar 2007 | B1 |
7225423 | Bhattacharya | May 2007 | B2 |
7243312 | Lysaght et al. | Jul 2007 | B1 |
7296251 | Dhanwada et al. | Nov 2007 | B2 |
7463057 | Rahim | Dec 2008 | B1 |
7559046 | Datta | Jul 2009 | B1 |
7735029 | Riviere-Cazaux | Jun 2010 | B2 |
7900166 | Kariat | Mar 2011 | B2 |
7921402 | He | Apr 2011 | B2 |
7934188 | Alpert | Apr 2011 | B2 |
7984415 | Srinivasan | Jul 2011 | B1 |
8136073 | Srinivasan | Mar 2012 | B1 |
8176459 | Chowdhury | May 2012 | B2 |
8181130 | Fender | May 2012 | B1 |
8230377 | Fang | Jul 2012 | B1 |
8332802 | Haugestuen | Dec 2012 | B2 |
8418113 | Alpert | Apr 2013 | B1 |
8453093 | Kim et al. | May 2013 | B2 |
8589849 | Borer | Nov 2013 | B1 |
8595668 | Soni | Nov 2013 | B1 |
8661396 | Plofsky et al. | Feb 2014 | B1 |
8949763 | Fung | Feb 2015 | B1 |
20020069396 | Bhattacharya | Jun 2002 | A1 |
20050034089 | McGuffin et al. | Feb 2005 | A1 |
20050204325 | Fung | Sep 2005 | A1 |
20090064068 | Ng | Mar 2009 | A1 |
20100146469 | Chowdhury | Jun 2010 | A1 |
20120102448 | Haugestuen | Apr 2012 | A1 |
20150234949 | Chakrabarti | Aug 2015 | A1 |
Entry |
---|
List of IBM Patents or Patent Applications Treated as Related; (Appendix P), Filed Jul. 28, 2015; 2 pages. |
George Antony et al., “Critical Region Identification”, U.S. Appl. No. 14/810,622, filed Jul. 28, 2015. |
Number | Date | Country | |
---|---|---|---|
20160070845 A1 | Mar 2016 | US |