Claims
- 1. A cubic memory array, comprising:
a plurality of memory cells arranged in arrays with rows and columns, said arrays being layered on a substrate; a plurality of conductive pillars, each conductive pillar being connected to a plurality of said memory cells and extending between layers of memory cells; a first plurality of select lines that are each connected to a plurality of said memory cells in a row; and a second plurality of select lines that are each connected to a plurality of said conductive pillars and are divided into first and second groups;
wherein said first group is arranged diagonally among said conductive pillars.
- 2. The cubic memory array of claim 1, wherein each of said second plurality of select lines is connected to every other pillar along a length of that select line.
- 3. The cubic memory array of claim 1, further comprising control circuitry formed around a periphery of said cubic memory array, said control circuit selectively effecting reading and writing of data to said memory cells.
- 4. The cubic memory array of claim 3, wherein said control circuitry comprises a switching element electrically connected to at least one pillar.
- 5. The cubic memory array of claim 3, wherein a single switching element in said control circuitry simultaneously accesses and controls a plurality of select lines from both said first and second pluralities of select lines.
- 6. The cubic memory array of claim 1, further comprising circuitry formed on said substrate under said memory cells, pillars and select lines of said cubic memory array.
- 7. The cubic memory array of claim 1, wherein a first layer of said memory cells is formed directly on a surface of said substrate.
- 8. The cubic memory array of claim 3, wherein said control circuitry may simultaneously drive a plurality of said pillars that are connected to different select lines.
- 9. The cubic memory array of claim 1, wherein select lines of said first group are arranged diagonally at a 45 degree angle with respect to said rows and columns of said memory cells.
- 10. A method of creating a memory circuit, comprising:
forming a first plurality of select-lines in a plane substantially parallel to a substrate; forming a second plurality of select-lines in a plane substantially parallel to said substrate, said second plurality of select-lines being divided into first and second groups, wherein said first group is formed in a direction normal to that of said first plurality of select-lines, and said second group is formed in a direction substantially diagonal to that of said first group; forming a plurality of pillars normal to said substrate; and forming an array of memory cells, each memory cell being respectively coupled to a pillar and one of each of said first and second pluralities of select-lines.
- 11. The method of claim 10, further comprising electrically connecting each of said second plurality of select lines to every other pillar along a length of that select line.
- 12. The method of claim 10, further comprising forming another layer of memory cells, disposed in an array, on said array of memory cells.
- 13. The method of claim 10, further comprising forming control circuitry around a periphery of said cubic memory array, said control circuit selectively effecting reading and writing of data to said memory cells.
- 14. The method of claim 13, wherein said forming said control circuitry comprises forming a switching element electrically connected to at least one pillar.
- 15. The method of claim 10, further forming circuitry on said substrate under said memory cells, pillars and select lines of said cubic memory array.
- 16. The method of claim 10, further comprising forming said memory circuit on an existing circuit formed on said substrate.
- 17. The method of claim 10, further comprising forming a first layer of said memory cells directly on a surface of said substrate.
- 18. A method of operating a cubic memory array comprising:
driving a three-dimensional array of memory cells with a plurality of shared select lines arranged among said array of memory cells to effect reading and writing of data to and from said memory cells; and providing space under said array of memory cells for additional circuit elements formed on a substrate that also supports said array of memory cells.
- 19. The method of claim 18, further comprising simultaneously accessing and controlling a plurality of said memory cells.
- 20. A circuit including a memory device, comprising:
memory elements arranged in a three-dimensional array on a substrate; control circuitry for controlling said memory elements, said control circuitry being disposed on said substrate around a periphery of said three-dimensional array.
- 21. An integrated circuit embedding the memory circuit of claim 20.
- 22. The circuit of claim 20, further comprising a bottom layer of said array of memory elements disposed directly on said substrate.
- 23. The circuit of claim 20, further comprising an electronic device electrically connected to an array of said memory elements, wherein said electronic device is disposed on said substrate and said array of memory elements is embedded on said electronic device.
- 24. The circuit of claim 23, wherein said electronic device comprises a processor.
- 25. A memory carrier including the memory circuit of claim 20.
- 26. An electronic device capable of accepting the memory carrier of claim 25.
- 27. A cubic memory array, comprising:
storage means for storing digital data; and control means for reading and writing digital data in said storage means, said control means comprising a plurality of selection lines connected to memory cells in said storage means; and means for reducing cross-coupling between said selection lines.
- 28. The cubic memory array of claim 27, said control means further comprise a plurality of conductive pillars connected to said selection lines and said memory cells.
- 29. The cubic memory array of claim 27, said control means further comprise means for controlling a plurality of said selection lines with a single control element.
- 30. The cubic memory array of claim 27, wherein said control means access a plurality of said memory cells simultaneously.
- 31. The cubic memory array of claim 27, wherein said means for reducing cross-coupling between said selection lines comprises disposing a first group of said selection lines diagonal to a second group of said selection lines.
- 32. The cubic memory array of claim 28, wherein said means for reducing cross-coupling between said selection lines comprises disposing a first group of said selection lines above said conductive pillars and disposing a second group of said selection lines below said conductive pillars.
RELATED APPLICATION
[0001] The present application is a continuation-in-part of previously-filed U.S. patent application Ser. No. 10/116,213, entitled “Cubic Memory Array,” filed Apr. 2, 2002, which is incorporated herein by reference in its entirety.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10116213 |
Apr 2002 |
US |
Child |
10202174 |
Jul 2002 |
US |