The present invention relates to drivers and more specifically to drivers for use in automatic testing equipment (ATE). It is known in the prior art to use class A-linear or KT-Linear stages for generating a voltage waveform and coupling such a stage to the pin of a device under test. Normally there is an associated 50 ohm load at the pin or wire that connects the driver stage to the device under test. The output resistance of the driver is preferably matched to this resistance. As such, these driver stages require large standing power due to the size of the current sources to produce Volt level voltage swings.
in order to change the value of the output voltage, current must be sourced and sunk from the current mode driver (Vwaveform=i·25 ohms) requiring a great amount of power to maintain the changing voltage levels.
In a first embodiment of the invention, there is provided a power saving circuit that creates a fast changing high resolution signal for testing of a pin of a device under test. The circuit of the invention includes a current mode waveform generator followed by a voltage mode buffer. For example, the current mode waveform generator may be an A-linear or KT-linear stage. A current mode waveform generator is a current generator generating a current of programmable shape in the time domain wherein the current is passed through a resistance to define a voltage waveform. The voltage mode buffer may be a class AB output stage. By including the voltage mode buffer after the current mode waveform generator, the required standing power for the circuit is reduced when compared to using a current mode waveform generator alone. Since the voltage mode buffer rather than the current mode waveform generator is directly coupled to the impedance of the wire or pin via a matching resistor, the output resistance of the current mode waveform generator does not need to be matched to the wire/pin impedance. Therefore, the output impedance of the current mode waveform generator can be much larger than the resistance necessary to match the cable/pin. As a result, the voltage waveform generated by the current mode waveform generator can be controlled by changing the amount of current or changing the size of the output resistance. As a result, voltage swings can be created with smaller currents and therefore smaller current sources. Since the standing power is based solely on the current and voltage, the resistance can be made large.
In a further embodiment, the circuit includes a shaping circuit between the current mode waveform generator and the voltage mode buffer. The shaping circuit shapes the signal so that the rise time of the voltage waveform is compatible with the slew rate of the voltage mode buffer. The shaping circuit shapes the output so that the input signal transitions between levels like a linear ramp rather than the exponential transition shape that is associated with an RC circuit (The output of the current mode waveform generator has RC rising and falling edges). The shaping circuit may be programmable and can be programmed to allow the shape to rise at a rate that is compatible with the AB stage.
The foregoing features of the invention will be more readily understood by reference to the following detailed description, taken with reference to the accompanying drawings, in which:
In the embodiment that is shown, the waveform passes through a voltage mode buffer 230. The voltage mode buffer 230 may be a typical AB-type amplifier output stage, such as a complementary emitter follower. The voltage mode buffer 230 is constructed to have an output impedance that is matched to the cable/input pin of the DUT. In order to guarantee an accurate output waveform, the slew rate of the voltage mode buffer 230 must be fast enough to accommodate the transitions provided by the current mode waveform generator. The transition at the input to the voltage mode buffer will behave like an RC circuit defined by Rx and the input capacitance of the voltage mode buffer. Thus, when a transition is produced between a low and a high state, the waveform increases exponentially and when the waveform transitions between a high and a low state, the waveform decreases exponentially.
To obtain a desired voltage level, high speed differential logic 430 such as ECL (emitter coupled logic), PECL (positive referenced emitter coupled logic), and CML (current mode logic) causes switches S1 to Sn to switch depending on the desired waveform voltage level. Control signals are received by the high speed differential logic 430 providing an indication of the desired waveform. If the desired waveform voltage is Vh, the logic will cause the switches S1 to Sn to couple to node A wherein the current from the current sources CS1 to CSn will be sunk by the buffer circuit. It should be understood that n can be any positive number (1 . . .n) and therefore there may be more than the two current sources that are shown in this embodiment. If the voltage VL is desired, the high speed logic will cause switch S1 to switch to node B and thus the voltage at node B will be equal to Vb=Vh−ics1·Rx. The high speed logic will also program ice1 using a digital to analog converter. The switch Sn will stay coupled to node A and will be sunk by the buffer. The voltage Vh which is present at node A is pulled down as the result of the current source CS1 and the resistor Rx. Thus, both the current source and the resistor can be sized according to the desired output voltage level at node B. Similarly, if Vt is desired, the high speed logic will cause switch S1 to switch to node A and switch Sn to switch to node B. The high speed logic will also program CSn to an appropriate current level to make Vb=Vt,=Vh−ics1·Rx. Thus, by programming the current source the proper output voltage level is produced.
The voltage waveform is input into the voltage mode buffer. The voltage mode buffer is designed to have a high input resistance, to have a very low input capacitance, and a 50 ohm cable matching impedance. As already stated the voltage mode buffer may be a class AB output stage, such as a complementary emitter follower. Other Class AB output stages may be used as are known in the art. Examples of Class AB output stages can be found in U.S. Pat. No. 4,639,685, U.S. Pat. No. 5,049,653, and in the article entitled “Low Output Impedance Class AB Bipolar Buffer,” from the IEEE Proceedings Electronics Letters pg. 1662 Vol. 33, Sep. 25, 1997. In other embodiments a shaping circuit is placed between the current mode waveform generator and the voltage mode buffer. If the shaping circuit is a filter (i.e. Bessel etc.) then the input capacitance of the voltage mode buffer can become part of the filter parameters.
Although various exemplary embodiments of the invention have been disclosed, it should be apparent to those skilled in the art that various changes and modifications can be made that will achieve some of the advantages of the invention without departing from the true scope of the invention. These and other obvious modifications are intended to be covered by the appended claims.
The present application claims priority from U.S. Provisional Patent Application No. 60/636,373 filed on Dec. 15, 2004, entitled “Class A Drive Architecture in Front of Classic AB Driver Output Stage,” which is incorporated herein by reference in its entirety.
Number | Date | Country | |
---|---|---|---|
60636373 | Dec 2004 | US |