This document describes data processing systems that include optical communication modules.
This section introduces aspects that can help facilitate a better understanding of the disclosure. Accordingly, the statements of this section are to be read in this light and are not to be understood as admissions about what is in the prior art or what is not in the prior art.
As the input/output (I/O) capacities of electronic processing chips increase, electrical signals may not provide sufficient input/output capacity across the limited size of a practically viable electronic chip package. For example, some data centers include racks of data processing servers (e.g., switch servers) and use optical fibers to transmit optical signals between the data processing servers. Each data processing server receives first optical signals from optical fiber cables, converts the first optical signals to first electrical signals, perform operations (e.g., switching operations) on the first electrical signals to generate second electrical signals, convert the second electrical signals to second optical signals, and outputs the second optical signals through the optical fiber cables. For example, each data processing server includes a motherboard installed horizontally inside a housing, with a data processing integrated circuit mounted on the motherboard.
In a general aspect, an apparatus that includes an optical interconnect module is provided. The optical interconnect module includes: an optical input port configured to receive a plurality of channels of first optical signals; a photonic integrated circuit configured to generate a plurality of first serial electrical signals based on the received optical signals, in which each first serial electrical signal is generated based on one of the channels of first optical signals; a first serializers/deserializers module comprising multiple serializer units and deserializer units, in which the first serializers/deserializers module is configured to generate a plurality of sets of first parallel electrical signals based on the plurality of first serial electrical signals, and condition the electrical signals, in which each set of first parallel electrical signals is generated based on a corresponding first serial electrical signal; and a second serializers/deserializers module comprising multiple serializer units and deserializer units, in which the second serializers/deserializers module is configured to generate a plurality of second serial electrical signals based on the plurality of sets of first parallel electrical signals, in which each second serial electrical signal is generated based on a corresponding set of first parallel electrical signals.
In another general aspect, an apparatus that includes an optical interconnect module is provided. The optical interconnect module includes an optical interconnect module, which includes an optical input port configured to receive an optical signal; a photonic integrated circuit configured to generate a first serial electrical signal based on the received optical signal; a first serializer/deserializer configured to generate a set of first parallel electrical signals based on the first serial electrical signals, and condition the electrical signals; and a second serializer/deserializer configured to generate a second serial electrical signal based on the set of first parallel electrical signals.
In another general aspect, an apparatus that includes an optical interconnect module is provided. The optical interconnect module includes: an optical input port configured to receive a plurality of channels of optical signals; a photonic integrated circuit configured to process the optical signals and generate a plurality of first serial electrical signals, in which each first serial electrical signal is generated based on one of the channels of optical signals; a first deserializer configured to convert the plurality of first serial electrical signals to a plurality of sets of first parallel electrical signals, and condition the electrical signals, in which each first serial electrical signal to converted to a corresponding set of first parallel electrical signals; and a first serializer configured to convert the plurality of sets of first parallel electrical signals to a plurality of second serial electrical signals, in which each set of first parallel electrical signals is converted to a corresponding second serial electrical signal.
In another general aspect, an apparatus that includes an optical interconnect module is provided. The optical interconnect module includes: an optical input port configured to receive an optical signal; a photonic integrated circuit configured to generate a first serial electrical signal based on the received optical signal; a first deserializer configured to generate a set of first parallel electrical signals based on the first serial electrical signals, and condition the electrical signals; and a first serializer configured to generate a second serial electrical signal based on the set of first parallel electrical signals.
In another general aspect, an apparatus that includes an optical interconnect module is provided. The optical interconnect module includes: a first deserializer configured to receive a plurality of first serial electrical signals, and generate a plurality of sets of first parallel electrical signals based on the plurality of first serial electrical signals, in which each set of first parallel electrical signal is generated based on a corresponding first serial electrical signal; a first serializer configured to generate a plurality of second serial electrical signals based on the plurality of sets of first parallel signals, in which each second serial electrical signal is generated based on a corresponding set of first parallel electrical signals; a photonic integrated circuit configured to generate a plurality of channels of optical signals based on the plurality of second serial electrical signals; and an optical output port configured to output the plurality of channels of optical signals.
In another general aspect, an apparatus that includes an optical interconnect module is provided. The optical interconnect module includes: a first circuit board having a length, a width, and a thickness, in which the length is at least twice the thickness, and the width is at least twice the thickness, the first circuit board has a first surface defined by the length and the width; an optical input port configured to receive a plurality of channels of optical signals; a photonic integrated circuit mounted on the first circuit board and configured to generate a plurality of first serial electrical signals based on the received optical signals; and an array of first electrical terminals arranged on the first surface of the first circuit board, in which the array of first electrical terminals comprises at least two electrical terminals distributed along the length direction and at least two electrical terminals distributed along the width direction, the first electrical terminals are configured to output the first serial electrical signals.
In another general aspect, a system includes: a housing comprising a bottom surface; a first circuit board comprising a first surface at an angle relative to the bottom surface of the housing, in which the angle is in a range from 30° to 150°; at least one data processor mounted on the first circuit board; and at least one optical interconnect module mounted on the first surface of the first circuit board, in which each optical interconnect module comprises a first optical connector configured to connect to an external optical link, each optical interconnect module comprises a photonic integrated circuit configured to generate a first serial electrical signal based on an optical signal received from the first optical connector; wherein the at least one data processor is configured to process data carried in the first serial electrical signal.
In another general aspect, a system includes: a housing comprising a front panel, in which the front panel comprises a first circuit board; at least one data processor mounted on the first circuit board; and at least one optical/electrical communication interface mounted on the first circuit board.
In another general aspect, a system includes: a plurality of rack mount systems, each rack mount system including: a housing comprising a front panel, in which the front panel comprises a first circuit board; at least one data processor mounted on the first circuit board; and at least one optical/electrical communication interface mounted on the first circuit board.
In another general aspect, a system includes: a housing comprising a front panel; a first circuit board oriented at a first angle relative to the front panel, in which the first angle is in a range from −30° to 30°; at least one data processor mounted on the first circuit board; and at least one optical/electrical communication interface mounted on the first circuit board.
In another general aspect, a system includes: a plurality of rack mount systems, each rack mount system including: a housing comprising a front panel; a first circuit board oriented at a first angle relative to the front panel, in which the first angle is in a range from −30° to 30°; at least one data processor mounted on the first circuit board; and at least one optical/electrical communication interface mounted on the first circuit board.
In another general aspect, a system that includes a first optical interconnect module is provided. The first optical interconnect module includes a first optical input/output port configured to at least one of (i) receive a plurality of channels of first optical signals from a first plurality of optical fibers, or (ii) transmit a plurality of channels of second optical signals to the first plurality of optical fibers; a first photonic integrated circuit configured to at least one of (i) generate a plurality of first serial electrical signals based on the first optical signals, or (ii) generate the second optical signals based on a plurality of second serial electrical signals. The first optical interconnect module includes a plurality of first serializer/deserializers configured to at least one of (i) generate a plurality of sets of third parallel electrical signals based on the plurality of first serial electrical signals, and condition the electrical signals, in which each set of third parallel electrical signals is generated based on a corresponding first serial electrical signal, or (ii) generate the plurality of second serial electrical signals based on a plurality of sets of fourth parallel electrical signals, in which each second serial electrical signal is generated based on a corresponding set of fourth parallel electrical signals. The first optical interconnect module includes a plurality of second serializer/deserializers configured to at least one of (i) generate a plurality of fifth serial electrical signals based on the plurality of sets of third parallel electrical signals, in which each fifth serial electrical signal is generated based on a corresponding set of third parallel electrical signals, or (ii) generate the plurality of sets of fourth parallel electrical signals based on a plurality of sixth serial electrical signals, in which each set of fourth parallel electrical signal is generated based on a corresponding sixth serial signal. The system includes a plurality of third serializer/deserializers configured to at least one of (i) generate a plurality of sets of seventh parallel electrical signals based on the plurality of fifth serial electrical signals, and condition the electrical signals, in which each set of seventh parallel electrical signals is generated based on a corresponding fifth serial electrical signal, or (ii) generate the plurality of sixth serial electrical signals based on a plurality of sets of eighth parallel electrical signals, in which each sixth serial electrical signal is generated based on a corresponding set of eighth parallel electrical signals. The system includes a data processor configured to at least one of (i) process the plurality of sets of seventh parallel electrical signals, or (ii) output the plurality of sets of eighth parallel electrical signals.
In another general aspect, an apparatus includes a substrate, in which the substrate includes: a first main surface and a second main surface; a first array of electrical contacts arranged on the first main surface and having a first minimum spacing between the contacts; a second array of electrical contacts arranged on the second main surface and having a second minimum spacing between the contacts, in which the first minimum spacing is larger than the second minimum spacing; and electrical connections between the first array of electrical contacts and the second array of electrical contacts. The apparatus includes a photonic integrated circuit having a first main surface and a second main surface; a first optical connector part configured to couple light to the first main surface of the photonic integrated circuit; and an electronic integrated circuit having a first main surface that has a first portion and a second portion, in which the first portion of the first main surface is electrically coupled to the second main surface of the photonic integrated circuit, and the second portion of the first main surface is electrically coupled to the second array of electrical contacts arranged on the second main surface of the substrate.
In another general aspect, an apparatus includes: a printed circuit board having a first main surface and a second main surface; and a substrate. The substrate includes: a first main surface and a second main surface; a first array of electrical contacts arranged on the first main surface and having a first minimum spacing between the contacts; a second array of electrical contacts arranged on the second main surface and having a second minimum spacing between the contacts, in which the first minimum spacing is larger than the second minimum spacing; and electrical connections between the first array of electrical contacts and the second array of electrical contacts; wherein the first main surface of the substrate is configured to be removably connectable to the second main surface of the printed circuit board. The apparatus includes a photonic integrated circuit having a second main surface; a first optical connector part that is optically coupled to the second main surface of the photonic integrated circuit; and an electronic integrated circuit that is electrically coupled to the second main surface of the photonic integrated circuit and the second array of electrical contacts arranged on the second main surface of the substrate.
In another general aspect, an apparatus includes a printed circuit board having a first main surface and a second main surface; and a substrate. The substrate includes: a first main surface and a second main surface; a first array of electrical contacts arranged on the first main surface and having a first minimum spacing between the contacts; a second array of electrical contacts arranged on the second main surface and having a second minimum spacing between the contacts, in which the first minimum spacing is larger than the second minimum spacing; a third array of electrical contacts arranged on the first main surface; first electrical connections between the first array of electrical contacts and a first subset of the second array of electrical contacts; and second electrical connections between the third array of electrical contacts and a second subset of the second array of electrical contacts; wherein the first main surface of the substrate is configured to be removably connectable to the second main surface of the printed circuit board. The apparatus includes an electronic integrated circuit that is electrically coupled to the second array of electrical contacts arranged on the second main surface of the substrate; a photonic integrated circuit having a second main surface and electrical contacts arranged on the second main surface that are electrically coupled to the third array of electrical contacts arranged on the first main surface of the substrate; and a first optical connector part that is optically coupled to the photonic integrated circuit.
In another general aspect, a datacenter network switching system that includes any apparatus or system described above.
In another general aspect, a supercomputer that includes any apparatus or system described above.
In another general aspect, an autonomous vehicle that includes any apparatus or system described above.
In another general aspect, a robot that includes any apparatus or system described above.
In another general aspect, a method includes: receiving a plurality of channels of first optical signals from a plurality of optical fibers; generating a plurality of first serial electrical signals based on the received optical signals, in which each first serial electrical signal is generated based on one of the channels of first optical signals; generating a plurality of sets of first parallel electrical signals based on the plurality of first serial electrical signals, and conditioning the electrical signals, in which each set of first parallel electrical signals is generated based on a corresponding first serial electrical signal; and generating a plurality of second serial electrical signals based on the plurality of sets of first parallel electrical signals, in which each second serial electrical signal is generated based on a corresponding set of first parallel electrical signals.
In another general aspect, an apparatus includes: a plurality of serializer units; a plurality of deserializer units; and a bus processing unit electrically coupled to the serializer units and deserializer units; wherein the bus processing unit is configured to enable switching of the signals at the serializer units and deserializer units.
In another general aspect, an apparatus includes: a first array of serializers/deserializers configured to convert one or more first serial signals to one or more sets of parallel signals; a second array of serializers/deserializers configured to convert one or more sets of parallel signals to one or more second serial signals; and a bus processing unit electrically coupled to the first array of serializers/deserializers and the second array of serializers/deserializers, in which the bus processing unit is configured to processing the one or more sets of parallel signals, and send one or more sets of processed parallel signals to the second array of serializers/deserializers.
In another general aspect, an apparatus includes: a first substrate having a first side and a second side; and a first electronic processor mounted on the first side of the first substrate, in which the first electronic processor is configured to process data; and a first optical interconnect module mounted on the second side of the first substrate. The first optical interconnect module includes: an optical port configured to receive optical signals, and a photonic integrated circuit configured to generate electrical signals based on the received optical signals, and transmit the electrical signals to the first electronic processor.
Implementations can include one or more of the following features. The first electronic processor can include at least a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, an application specific integrated circuit (ASIC), or a data storage device.
The first optical interconnect module can include: a first serializers/deserializers module including multiple serializer units and deserializer units, and a second serializers/deserializers module including multiple serializer units and deserializer units. The first photonic integrated circuit can be configured to generate first serial electrical signals based on the received optical signals. The first serializers/deserializers module can be configured to generate first parallel electrical signals based on the first serial electrical signals, and condition the electrical signals. The second serializers/deserializers module can be configured to generate second serial electrical signals based on the first parallel electrical signals, and the second serial electrical signals can be transmitted toward the first electronic processor.
The apparatus can include a third serializers/deserializers module including multiple serializer units and deserializer units. The third serializers/deserializers module can be configured to generate second parallel electrical signals based on the second serial electrical signals, and transmit the second serial electrical signals to the first electronic processor.
The first substrate can include electrical connectors that extend from the first side of the first substrate to the second side of the first substrate, and the electrical connectors pass through the first substrate from the first side to the second side in a thickness direction. The first optical interconnect module can be electrically coupled to the first electronic processor by the electrical connectors.
The electrical connectors can include vias of the first substrate.
The first substrate can include a first printed circuit board.
The apparatus can include a first structure attached to the second side of the first substrate and configured to enable the first optical interconnect module to be removably coupled to the first structure.
The first substrate can include a second surface on the second side of the first substrate, and the second surface can include second electrical contacts that are electrically coupled to the first electronic processor. The first optical interconnect module can include electrical contacts that are electrically coupled to the second electrical contacts on the second surface of the first substrate when the first optical interconnect module is coupled to the first structure.
The first structure can be configured to enable an optical fiber connector to be removably coupled to the first optical interconnect module.
The apparatus can include: a second substrate having a first side and a second side; a second electronic processor mounted on the first side of the second substrate, in which the second electronic processor can be configured to process data; and a second optical interconnect module mounted on the second side of the second substrate. The second optical interconnect module can include: an optical port configured to receive optical signals, and a photonic integrated circuit configured to generate electrical signals based on the received optical signals, and transmit the electrical signals to the second electronic processor. The apparatus can include an optical power supply including at least one laser that is configured to provide a first light source to the photonic integrated circuit of the first optical interconnect module through a first optical link and to provide a second light source to the photonic integrated circuit of the second optical interconnect module through a second optical link.
The first substrate and the second substrate can be disposed in a first housing, and the optical power supply can be disposed in a second housing that is external to the first housing.
The apparatus can include: a second substrate having a first side and a second side; a second electronic processor mounted on the first side of the second substrate, in which the second electronic processor is configured to process data; and a second optical interconnect module mounted on the second side of the second substrate. The second optical interconnect module can include: an optical port configured to receive optical signals, and a photonic integrated circuit configured to generate electrical signals based on the received optical signals, and transmit the electrical signals to the second electronic processor. The apparatus can include a support structure to support the first and second substrates, in which the second substrate is oriented parallel to the first substrate.
In another general aspect, a system includes: a plurality of data processing modules, in which each data processing module includes a substrate having a first side and a second side, an electronic processor mounted on the first side of the substrate, and an optical interconnect module mounted on the second side of the substrate. The optical interconnect module includes an optical port configured to receive optical signals, and a photonic integrated circuit configured to generate electrical signals based on the received optical signals and transmit the electrical signals to the electronic processor.
Implementations can include one or more of the following features. The system can include a structure to support the plurality of data processing modules in a way such that the substrates of the data processing modules are oriented parallel to one another.
The structure can support the data processing modules in a way such that the substrates are oriented vertically to enhance dissipation of heat from at least one of the data processing module or the optical interconnect module of each data processing module.
The system can include an optical power supply comprising at least one laser that is configured to provide a plurality of light sources to the plurality of data processing modules, in which at least one light source is provided to the photonic integrated circuit of each data processing module through an optical link.
The electronic processor of each data processing module can include at least a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, an application specific integrated circuit (ASIC), or a data storage device.
The plurality of data processing modules can include a blade pair that comprises a switch blade and a processor blade, the electronic processor of the switch blade comprises a switch, and the electronic processor of the processor blade is configured to process data provided by the switch.
In another general aspect, a system includes: a plurality of racks of data processing modules, in which multiple racks are stacked vertically, and each rack includes a plurality of data processing modules. Each data processing module includes a substrate having a first side and a second side, an electronic processor mounted on the first side of the substrate, and an optical interconnect module mounted on the second side of the substrate. The optical interconnect module includes an optical port configured to receive optical signals, and a photonic integrated circuit configured to generate electrical signals based on the received optical signals and transmit the electrical signals to the electronic processor.
Implementations can include one or more of the following features. The system can include a structure to support the plurality of data processing modules in a way such that the substrates of the data processing modules are oriented parallel to one another.
The structure can support the data processing modules in a way such that the substrates are oriented vertically to enhance dissipation of heat from at least one of the data processing module or the optical interconnect module of each data processing module.
The system can include an optical power supply including at least one laser that is configured to provide a plurality of light sources to the plurality of data processing modules. At least one light source is provided to the photonic integrated circuit of each data processing module through an optical link.
The electronic processor of each data processing module can include at least a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, an application specific integrated circuit (ASIC), or a data storage device.
The plurality of data processing modules can include a blade pair that includes a switch blade and a processor blade, the electronic processor of the switch blade includes a switch, and the electronic processor of the processor blade is configured to process data provided by the switch.
In another general aspect, a method includes: operating a plurality of data processing modules, in which each data processing module includes a substrate having a first side and a second side, an electronic processor mounted on the first side of the substrate, and an optical interconnect module mounted on the second side of the substrate. The optical interconnect module includes an optical port and a photonic integrated circuit. The method includes receiving optical signals at the optical port; using the photonic integrated circuit to generate electrical signals based on the optical signals received at the optical port; and transmitting the electrical signals from the photonic integrated circuit to the electronic processor through electrical connectors that extend from the first side of the substrate to the second side of the substrate.
In another general aspect, an apparatus includes: a first substrate having a first side and a second side; a first electronic processor mounted on the first side of the first substrate, in which the first electronic processor is configured to process data; and a first optical interconnect module. The first optical interconnect module includes: an optical port configured to receive optical signals from a first optical fiber cable, and a photonic integrated circuit configured to generate electrical signals based on the received optical signals, and transmit the electrical signals to the first electronic processor. At least one of the first optical interconnect module or the first optical fiber cable extends through or partially through an opening in the first substrate to enable at least a portion of the first optical fiber cable to be positioned on or near the second side of the first substrate.
Implementations can include one or more of the following features. The first optical interconnect module and the first optical fiber cable can define a signal path that extends from the second side of the substrate through the opening to the first electronic processor.
The first electronic processor can include at least a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, an application specific integrated circuit (ASIC), or a data storage device.
The first optical interconnect module can include: a first serializers/deserializers module including multiple serializer units and deserializer units, and a second serializers/deserializers module including multiple serializer units and deserializer units. The first photonic integrated circuit can be configured to generate first serial electrical signals based on the received optical signals. The first serializers/deserializers module can be configured to generate first parallel electrical signals based on the first serial electrical signals, and condition the electrical signals. The second serializers/deserializers module can be configured to generate second serial electrical signals based on the first parallel electrical signals, and the second serial electrical signals can be transmitted toward the first electronic processor.
The apparatus can include a third serializers/deserializers module including multiple serializer units and deserializer units. The third serializers/deserializers module can be configured to generate second parallel electrical signals based on the second serial electrical signals, and transmit the second serial electrical signals to the first electronic processor.
The first substrate can include a first printed circuit board.
The apparatus can include: a second substrate having a first side and a second side; a second electronic processor mounted on the first side of the second substrate, in which the second electronic processor is configured to process data; and a second optical interconnect module. The second optical interconnect module includes: an optical port configured to receive optical signals from a second optical fiber cable, and a photonic integrated circuit configured to generate electrical signals based on the received optical signals, and transmit the electrical signals to the second electronic processor. At least one of the second optical interconnect module or the second optical fiber cable extends through or partially through an opening in the second substrate to enable at least a portion of the second optical fiber cable to be positioned on or near the second side of the second substrate.
The apparatus can include an optical power supply including at least one laser. The optical power supply can be configured to provide a first light source to the photonic integrated circuit of the first optical interconnect module through a first optical link and provide a second light source to the photonic integrated circuit of the second optical interconnect module through a second optical link.
The first substrate and the second substrate can be disposed in a first housing, and the optical power supply can be disposed in a second housing that is external to the first housing.
The apparatus can include a support structure to support the first and second substrates. The second substrate can be oriented parallel to the first substrate.
In another general aspect, a system includes: a plurality of data processing modules, in which each data processing module includes a substrate having a first side and a second side, an electronic processor mounted on the first side of the substrate, and an optical interconnect module. The optical interconnect module includes an optical port configured to receive optical signals from an optical fiber cable, and a photonic integrated circuit configured to generate electrical signals based on the received optical signals and transmit the electrical signals to the electronic processor. For each data processing module, at least one of the optical interconnect module or the optical fiber cable extends through or partially through an opening in the substrate to enable at least a portion of the optical fiber cable to be positioned on or near the second side of the substrate.
Implementations can include one or more of the following features. The system can include a structure to support the plurality of data processing modules in a way such that the substrates of the data processing modules are oriented parallel to one another.
The structure can support the data processing modules in a way such that the substrates are oriented vertically to enhance dissipation of heat from at least one of the data processing module or the optical interconnect module of each data processing module.
For each data processing module, the optical interconnect module and the optical fiber cable can define a signal path that extends from the second side of the substrate through the opening to the electronic processor.
The system can include an optical power supply including at least one laser. The optical power supply can be configured to provide a plurality of light sources to the plurality of data processing modules, and at least one light source is provided to the photonic integrated circuit of each data processing module through an optical link.
The electronic processor of each data processing module can include at least a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, an application specific integrated circuit (ASIC), or a data storage device.
The plurality of data processing modules can include a blade pair, which can include a switch blade and a processor blade. The electronic processor of the switch blade can include a switch, and the electronic processor of the processor blade can be configured to process data provided by the switch.
In another general aspect, a system includes: a plurality of racks of data processing modules, in which multiple racks are stacked vertically, and each rack can include a plurality of data processing modules. Each data processing module includes a substrate having a first side and a second side, an electronic processor mounted on the first side of the substrate, and an optical interconnect module. The optical interconnect module includes an optical port configured to receive optical signals from an optical fiber cable, and a photonic integrated circuit configured to generate electrical signals based on the received optical signals and transmit the electrical signals to the electronic processor. For each data processing module, at least one of the optical interconnect module or the optical fiber cable extends through or partially through an opening in the substrate to enable at least a portion of the optical fiber cable to be positioned on or near the second side of the substrate.
Implementations can include one or more of the following features. The system can include a structure to support the plurality of data processing modules in a way such that the substrates of the data processing modules are oriented parallel to one another.
The structure can support the data processing modules in a way such that the substrates are oriented vertically to enhance dissipation of heat from at least one of the data processing module or the optical interconnect module of each data processing module.
The system can include an optical power supply including at least one laser. The optical power supply can be configured to provide a plurality of light sources to the plurality of data processing modules, and at least one light source is provided to the photonic integrated circuit of each data processing module through an optical link.
The electronic processor of each data processing module can include at least a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, an application specific integrated circuit (ASIC), or a data storage device.
The plurality of data processing modules can include a blade pair, which can include a switch blade and a processor blade. The electronic processor of the switch blade can include a switch, and the electronic processor of the processor blade can be configured to process data provided by the switch.
In another general aspect, a method includes: operating a plurality of data processing modules, in which each data processing module can include a substrate having a first side and a second side, an electronic processor mounted on the first side of the substrate, and an optical interconnect module including an optical port and a photonic integrated circuit, the optical port is optically coupled to an optical fiber cable. The method includes, for each data processing module, defining a signal path using the optical fiber cable and the optical interconnect module, in which the signal path extends from the second side of the substrate through an opening in the substrate to the electronic processor; using the photonic integrated circuit to generate electrical signals based on the optical signals received at the optical port; and transmitting the electrical signals from the photonic integrated circuit to the electronic processor.
In another general aspect, a system includes: a housing that includes a bottom panel and a front panel, wherein the front panel is at an angle relative to the bottom panel in which the angle is in a range from 30 to 150°. The system includes a first circuit board positioned inside the housing, in which the first circuit board has a length, a width, and a thickness, wherein the length is at least twice the thickness, the width is at least twice the thickness, and the first circuit board has a first surface defined by the length and the width. The first surface of the first circuit board is at a first angle relative to the bottom panel in which the first angle is in a range from 30° to 150°. The first surface of the first circuit board is substantially parallel to the front panel or at a second angle relative to the front panel when the front panel is closed in which the second angle is less than 60°. The system includes a first data processing module electrically coupled to the first circuit board; and a first optical interconnect module electrically coupled to the first circuit board. The optical interconnect module is configured to receive first optical signals from a first optical link, convert the first optical signals to first electrical signals, and transmit the first electrical signals to the first data processing module.
Implementations can include one or more of the following features. The system can include a second circuit board that has a length, a width, and a thickness, in which the length is at least twice the thickness, the width is at least twice the thickness, and the second circuit board has a first surface defined by the length and the width. The first surface of the second circuit board can be substantially parallel to the bottom panel or at an angle relative to the bottom panel in which the angle is less than 20°, and the second circuit board is electrically coupled to the first circuit board.
The second circuit board can include a motherboard, the first circuit board can include a daughter card, and the motherboard can be configured to provide electrical power to the daughter card.
The front panel can be spaced apart from the rear panel at a mean distance of at least 12 inches, and the first circuit board can be spaced apart from the front panel at a mean distance of less than 4 inches.
The first data processing module can include at least a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, an application specific integrated circuit (ASIC), or a data storage device.
In some examples, the first data processing module is capable of processing data from the first optical interconnect module at a rate of at least 25 gigabits per second.
In some examples, the first data processing module is capable of processing data from one or more optical interconnect modules at a rate of at least 1 gigabits per second.
In some examples, the first data processing module is capable of processing data from one or more optical interconnect modules at a rate of at least 10 gigabits per second.
In some examples, the first data processing module is capable of processing data from one or more optical interconnect modules at a rate of at least 100 gigabits per second.
In some examples, the first data processing module is capable of processing data from one or more optical interconnect modules at a rate of at least 1 terabits per second.
In some examples, the first data processing module is capable of processing data from one or more optical interconnect modules at a rate of at least 10 terabits per second.
In some examples, the first data processing module can include an integrated circuit or a system on a chip (SoC) that includes at least one thousand transistors.
In some examples, the first data processing module can include an integrated circuit or a system on a chip (SoC) that includes at least ten thousand transistors.
In some examples, the first data processing module can include an integrated circuit or a system on a chip (SoC) that includes at least one hundred thousand transistors.
In some examples, the first data processing module can include an integrated circuit or a system on a chip (SoC) that includes at least one million transistors.
In some examples, the first data processing module can include an integrated circuit or a system on a chip (SoC) that includes at least ten million transistors.
In some examples, the first data processing module can include an integrated circuit or a system on a chip (SoC) that includes at least one hundred million transistors.
In some examples, the first data processing module can include an integrated circuit or a system on a chip (SoC) that includes at least one billion transistors.
In some examples, the first data processing module can include an integrated circuit or a system on a chip (SoC) that includes at least ten billion transistors.
In some examples, the first data processing module includes circuitry that is capable of operating at a frequency of 1 MHz or more.
In some examples, the first data processing module includes circuitry that is capable of operating at a frequency of 10 MHz or more.
In some examples, the first data processing module includes circuitry that is capable of operating at a frequency of 100 MHz or more.
In some examples, the first data processing module includes circuitry that is capable of operating at a frequency of 1 GHz or more.
In some examples, the first data processing module includes circuitry that is capable of operating at a frequency of 3 GHz or more.
The system can include a rackmount server, the housing includes an enclosure for the rackmount server, and the rackmount server has an n rack unit form factor, and n is an integer in a range from 1 to 8.
The first data processing module can be mounted on a substrate, and the substrate can be electrically coupled to the first circuit board.
The first optical interconnect module can be releasably coupled to the first circuit board.
A socket can be mounted on the first circuit board, and the first optical interconnect module can be releasably coupled to the socket.
The first optical interconnect module can include a photonic integrated circuit mounted on a substrate, and the substrate can be electrically coupled to the first circuit board.
The first optical interconnect module can include a connector part that enables one or more optical fibers to be releasably connected to the first optical interconnect module.
The optical interconnect module can be mounted on the first surface of the first circuit board, and the first surface can face the rear panel and away from the front panel.
The first circuit board can define a first opening, the front panel can define a second opening, the system can include an optical path that passes through the first and second openings and enables the first optical signals from the first optical link to be transmitted to the first optical interconnect module.
The first electrical signals can include first serial electrical signals. The system can include: a first serializer/deserializer configured to generate a set of first parallel electrical signals based on the first serial electrical signals, and condition the first parallel electrical signals; and a second serializer/deserializer configured to generate a second serial electrical signal based on the set of first parallel electrical signals. The first data processing module can be configured to process data carried in the second serial electrical signal.
The system can include a third serializer/deserializer configured to generate a set of second parallel electrical signals based on the second serial electrical signal. The first data processing module can be configured to process data carried by the set of second parallel electrical signals.
The third serializer/deserializer can be embedded in the first data processing module.
The first optical interconnect module can include a photonic integrated circuit and a first optical connector optically coupled to the photonic integrated circuit, the first optical connector can be configured to releasably connect with a second optical connector that is coupled to a bundle of at least 100 optical fibers, and the first optical connector can be configured to provide at least 100 optical paths to enable optical signals from the bundle of optical fibers to be coupled to the photonic integrated circuit.
The first optical interconnect module can include at least one grating coupler, at least one optical waveguide coupled to the grating coupler, and at least one photodetector coupled to the at least one optical waveguide.
The first optical interconnect module can include an array of grating couplers, a plurality of optical waveguides coupled to the array of grating couplers, and a plurality of photodetectors coupled to the plurality of optical waveguides.
The first optical interconnect module can include a photonic integrated circuit and an optical fiber connector coupled to the photonic integrated circuit. The photonic integrated circuit can include the array of grating couplers, the plurality of optical waveguides, and the plurality of photodetectors. The optical fiber connector can include an array of lenses configured to focus light to or from the grating couplers.
In another general aspect, a system includes: a housing includes a front panel, in which the front panel includes a first circuit board; at least one data processing module electrically coupled to the first circuit board; and at least one optical/electrical communication interface electrically coupled to the first circuit board.
In another general aspect, a system includes: a housing includes a front panel; a first circuit board oriented at a first angle relative to the front panel, in which the first angle is in a range from −60° to 60°; at least one data processor electrically coupled to the first circuit board; and at least one optical/electrical communication interface electrically coupled to the first circuit board.
In another general aspect, a system includes: a plurality of rack mount systems, each rack mount system includes: a housing includes a front panel, in which the front panel includes a first circuit board; at least one data processor electrically coupled to the first circuit board; and at least one optical/electrical communication interface electrically coupled to the first circuit board.
In another general aspect, a system includes: a plurality of rack mount systems, each rack mount system includes: a housing includes a front panel; a first circuit board oriented at a first angle relative to the front panel, in which the first angle is in a range from −60° to 60°; at least one data processor electrically coupled to the first circuit board; and at least one optical/electrical communication interface electrically coupled to the first circuit board.
In another general aspect, an apparatus includes: a first substrate having a first side and a second side; a first electronic processing module mounted on the first side of the first substrate, wherein the first electronic processing module is configured to process data; and a first optical interconnect module mounted on the second side of the first substrate. The first optical interconnect module includes: an optical port configured to receive optical signals, and a photonic integrated circuit configured to generate electrical signals based on the received optical signals, and transmit the electrical signals to the first electronic processor.
In another general aspect, a system includes: a housing includes a bottom panel and a front panel; and a first circuit board or a first substrate positioned in the housing, in which the first circuit board or the first substrate is oriented at an angle relative to the bottom panel in which the angle is in a range from 30° to 150°. The front panel of the housing is configured to be movable between a closed position and an open position, when the front panel is at the closed position the first circuit board or the first substrate is positioned behind the front panel and substantially parallel to the front panel or at an angle relative to the front panel in which the angle is less than 60°. The system includes a first lattice structure attached to the first circuit board or the first substrate, in which the first lattice structure defines a first plurality of openings. A plurality of sets of electrical contacts are provided on a surface of the first circuit board or the first substrate, and each of the first plurality of openings of the first lattice structure correspond to one of the sets of electrical contacts and enables an optical interconnect module to pass through the opening and electrically couple to the set of electrical contacts.
In another general aspect, a system includes: a housing includes a bottom panel and a front panel, the front panel includes a plurality of optical connector parts, each optical connector part is configured to be optically coupled to an external optical fiber cable and an internal optical fiber cable; and a first circuit board or a first substrate positioned in the housing, in which the first circuit board or the first substrate is oriented at an angle relative to the bottom panel in which the angle is in a range from 30° to 150°. The first circuit board or the first substrate is substantially parallel to the front panel or at an angle relative to the front panel in which the angle is less than 60°. The system includes a plurality of optical interconnect modules electrically coupled to the first circuit board; and a plurality of internal optical fiber cables, in which each internal optical fiber cable is optically coupled to one of the optical interconnect modules and a corresponding optical connector part on the front panel.
Implementations can include one or more of the following features. The front panel of the housing can be configured to be movable between a closed position and an open position, when the front panel is at the closed position the first circuit board or the first substrate is positioned behind the front panel and substantially parallel to the front panel or at an angle relative to the front panel in which the angle is less than 60°.
In another general aspect, a rackmount system is configured to be placed on a rack during operation, the rackmount system includes: a housing that includes a front panel, in which the housing defines a front opening when the front panel is opened; a first circuit board or a first substrate positioned in the housing; and a data processing module electrically coupled to the first circuit board or the first substrate, in which the data processing module has a throughput of at least 100 gigabits per second. The rackmount system includes a plurality of optical interface modules electrically coupled to a first surface of the first circuit board or the first substrate. At least one of the plurality of optical interface modules are configured to receive first optical signals, convert the first optical signals to first electrical signals, and transmit the first electrical signals to the data processing module, and at least one of the plurality of optical interface modules are configured to receive second electrical signals from the data processing module, convert the second electrical signals to second optical signals, and output the second optical signals. The first surface of the first circuit board or the first substrate is oriented to face towards the front opening to allow the optical interface modules to be accessed after the front panel is opened without removing the rackmount system from the rack, in which accessing the optical interface module includes at least one of attaching the optical interface module to the first circuit board or the first substrate, or removing the optical interface module from the first circuit board or the first substrate.
In another general aspect, a method includes: electrically coupling a first optical interconnect module to a first surface of a first circuit board of a system, in which the first circuit board is oriented substantially parallel to a front panel of a housing of the system or at an angle relative to the front panel when the front panel is closed in which the angle is less than 60°, and the first surface faces the front panel when the front panel is closed; transmitting first optical signals from an optical fiber cable to the first optical interconnect module; converting, using the first optical interconnect module, the first optical signals to first electrical signals; transmitting the first electrical signals to a data processing module electrically coupled to the first circuit board; and processing, using the data processing module, the first electrical signals.
In another general aspect, a method includes: opening a front panel of a housing of a system to expose a first surface of a first circuit board of the system and a first optical interconnect module that is electrically coupled to the first surface of the first circuit board, in which the first circuit board is oriented substantially parallel to the front panel or at an angle relative to the front panel when the front panel is closed in which the angle is less than 60°, and the first surface faces the front panel when the front panel is closed. The method includes disconnecting the first optical interconnect module from the first surface of the first circuit board; disconnecting the first optical interconnect module from an optical fiber cable that is optically coupled to the first optical interconnect module; optically coupling a second optical interconnect module to the optical fiber cable; electrically coupling the second optical interconnect module to the first surface of the first circuit board; and closing the front panel.
In another general aspect, an apparatus includes: a co-packaged optical module that includes: a photonic integrated circuit; an optical connector coupled to a first surface of the photonic integrated circuit; and a first set of at least two electrical integrated circuits that are coupled to the first surface of the photonic integrated circuit.
Implementations can include one or more of the following features. The first set of at least two electrical integrated circuits can include two electrical integrated circuits that are positioned on opposite sides of the optical connector along a plane parallel to the first surface of the photonic integrated circuit.
The first set of at least one electrical integrated circuit can include four electrical integrated circuits that surround three sides of the optical connector along a plane parallel to the first surface of the photonic integrated circuit.
The co-packaged optical module can includes: a substrate, in which the photonic integrated circuit is mounted on the substrate; and a second set of at least one electrical integrated circuit mounted on the substrate and electrically coupled to the photonic integrated circuit through one or more signal conductors and/or traces.
The photonic integrated circuit can include at least one of a photodetector or an optical modulator, and the first set of at least one integrated circuit can include at least one of a transimpedance amplifier configured to amplify a current generated by the photodetector or a driver configured to drive the optical modulator.
The second set of at least one electrical integrated circuit can include a serializers/deserializers module.
The photonic integrated circuit can include a silicon substrate and an active layer at a second surface that is opposite to the first surface relative to the photonic integrated circuit. The active layer can include grating couplers, and at least one of photodetectors or optical modulators. The optical connector can be optically coupled to the grating couplers using backside illumination. The first set of at least one electrical integrated circuits can be coupled to the at least one of photodetectors or optical modulators using through silicon vias.
In another general aspect, an apparatus includes: a co-packaged optical module that includes: a photonic integrated circuit; an optical connector coupled to a first surface of the photonic integrated circuit; and a first set of at least one electrical integrated circuit that is coupled to a second surface of the photonic integrated circuit, in which the second surface is opposite to the first surface relative to the photonic integrated circuit.
Implementations can include one or more of the following features. The photonic integrated circuit can include an active layer at the first surface, and the active layer can include grating couplers, and at least one of photodetectors or optical modulators. The optical connector can have a footprint that overlaps a footprint of the grating couplers. The at least one of photodetectors or optical modulators are spaced apart from the grating couplers. The first set of at least one electrical integrated circuits can be coupled to the at least one of photodetectors or optical modulators using through silicon vias.
The photonic integrated circuit can include a silicon substrate and an active layer at the second surface. The active layer can include grating couplers, and at least one of photodetectors or optical modulators. The optical connector can be optically coupled to the grating couplers using backside illumination. The at least one of photodetectors or optical modulators can be spaced apart from the grating couplers, and the first set of at least one electrical integrated circuits can be electrically coupled to the at least one of photodetectors or optical modulators.
The photonic integrated circuit can include at least one of a photodetector or an optical modulator, and the first set of at least one integrated circuit can include at least one of a transimpedance amplifier configured to amplify a current generated by the photodetector or a driver configured to drive the optical modulator.
The co-packaged optical module can include: a substrate, in which the photonic integrated circuit is mounted on the substrate; and a second set of at least one electrical integrated circuit mounted on the substrate and electrically coupled to the photonic integrated circuit through one or more signal conductors and/or traces.
The second set of at least one electrical integrated circuit can include a serializers/deserializers module.
Other aspects include other combinations of the features recited above and other features, expressed as methods, apparatus, systems, program products, and in other ways.
Interconnecting electronic chip packages using optical signals can have the advantage that the optical signals can be delivered with a higher input/output capacity per unit area compared to electrical input/outputs.
Particular embodiments of the subject matter described in this specification can be implemented to realize one or more of the following advantages. The data processing system has a high power efficiency, a low construction cost, a low operation cost, and high flexibility in reconfiguring optical network connections.
The details of one or more embodiments of the subject matter described in this specification are set forth in the accompanying drawings and the description below. Other features, aspects, and advantages of the invention will become apparent from the description, the drawings, and the claims.
Unless otherwise defined, all technical and scientific terms used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs. In case of conflict with patent applications or patent application publications incorporated herein by reference, the present specification, including definitions, will control.
The disclosure is best understood from the following detailed description when read in conjunction with the accompanying drawings. It is emphasized that, according to common practice, the various features of the drawings are not to-scale. The dimensions of the various features can be arbitrarily expanded or reduced for clarity.
This document describes a novel system for high bandwidth data processing, including novel input/output interface modules for coupling bundles of optical fibers to data processing integrated circuits (e.g., network switches, central processing units, graphics processor units, tensor processing units, digital signal processors, and/or other application specific integrated circuits (ASICs)) that process the data transmitted through the optical fibers. In some implementations, the data processing integrated circuit is mounted on a circuit board positioned near the input/output interface module through a relatively short electrical signal path on the circuit board. The input/output interface module includes a first connector that allows a user to conveniently connect or disconnect the input/output interface module to or from the circuit board. The input/output interface module includes a second connector that allows the user to conveniently connect or disconnect the bundle of optical fibers to or from the input/output interface module. In some implementations, a rack mount system having a front panel is provided in which the circuit board (which supports the input/output interface modules and the data processing integrated circuits) is vertically mounted in an orientation substantially parallel to, and positioned near, the front panel. In some examples, the circuit board functions as the front panel or part of the front panel. The second connectors of the input/output interface modules face the front side of the rack mount system to allow the user to conveniently connect or disconnect bundles of optical fibers to or from the system.
In some implementations, a feature of the high bandwidth data processing system is that, by vertically mounting the circuit board that supports the input/output interface modules and the data processing integrated circuits to be near the front panel, or configuring the circuit board as the front panel or part of the front panel, the optical signals can be routed from the optical fibers through the input/output interface modules to the data processing integrated circuits through relatively short electrical signal paths. This allows the signals transmitted to the data processing integrated circuits to have a high bit rate (e.g., over 50 Gbps) while maintaining low crosstalk, distortion, and noise, hence reducing power consumption and footprint of the data processing system.
In some implementations, a feature of the high bandwidth data processing system is that the cost of maintenance and repair can be lower compared to traditional systems. For example, the input/output interface modules and the fiber optic cables are configured to be detachable, a defective input/output interface module can be replaced without taking apart the data processing system and without having to re-route any optical fiber. Another feature of the high bandwidth data processing system is that, because the user can easily connect or disconnect the bundles of the optical fibers to or from the input/output interface modules through the front panel of the rack mount system, the configurations for routing of high bit rate signals through the optical fibers to the various data processing integrated circuits is flexible and can easily be modified. For example, connecting a bundle of hundreds of strands of optical fibers to the optical connector of the rack mount system can be almost as simple as plugging a universal serial bus (USB) cable into a USB port. A further feature of the high bandwidth data processing system is that the input/output interface module can be made using relatively standard, low cost, and energy efficient components so that the initial hardware costs and subsequent operational costs of the input/output interface modules can be relatively low, compared to conventional systems.
In some implementations, optical interconnects can co-package and/or co-integrate optical transponders with electronic processing chips. It is useful to have transponder solutions that consume relatively low power and that are sufficiently robust against significant temperature variations as may be found within an electronic processing chip package. In some implementations, high speed and/or high bandwidth data processing systems can include massively spatially parallel optical interconnect solutions that multiplex information onto relatively few wavelengths and use a relatively large number of parallel spatial paths for chip-to-chip interconnection. For example, the relatively large number of parallel spatial paths can be arranged in two-dimensional arrays using connector structures such as those disclosed in U.S. patent application Ser. No. 16/816,171, filed on Mar. 11, 2020, and incorporated herein by reference in its entirety.
Some end-to-end communication paths can pass through an optical power supply module 103 (e.g., see the communication path between the nodes 101_2 and 101_6). For example, the communication path between the nodes 101_2 and 101_6 can be jointly established by the optical fiber links 102_7 and 102_8, whereby light from the optical power supply module 103 is multiplexed onto the optical fiber links 102_7 and 102_8.
Some end-to-end communication paths can pass through one or more optical multiplexing units 104 (e.g., see the communication path between the nodes 101_2 and 101_6). For example, the communication path between the nodes 101_2 and 101_6 can be jointly established by the optical fiber links 102_10 and 102_11. Multiplexing unit 104 is also connected, through the link 102_9, to receive light from the optical power supply module 103 and, as such, can be operated to multiplex said received light onto the optical fiber links 102_10 and 102_11.
Some end-to-end communication paths can pass through one or more optical switching units 105 (e.g., see the communication path between the nodes 101_1 and 101_4). For example, the communication path between the nodes 101_1 and 101_4 can be jointly established by the optical fiber links 102_3 and 102_12, whereby light from the optical fiber links 102_3 and 102_4 is either statically or dynamically directed to the optical fiber link 102_12.
As used herein, the term “network element” refers to any element that generates, modulates, processes, or receives light within the system 100 for the purpose of communication. Example network elements include the node 101, the optical power supply module 103, the optical multiplexing unit 104, and the optical switching unit 105.
Some light distribution paths can pass through one or more network elements. For example, optical power supply module 103 can supply light to the node 101_4 through the optical fiber links 102_7, 102_4, and 102_12, letting the light pass through the network elements 101_2 and 105.
Various elements of the communication system 100 can benefit from the use of optical interconnects, which can use photonic integrated circuits comprising optoelectronic devices, co-packaged and/or co-integrated with electronic chips comprising integrated circuits.
As used herein, the term “photonic integrated circuit” (or PIC) should be construed to cover planar lightwave circuits (PLCs), integrated optoelectronic devices, wafer-scale products on substrates, individual photonic chips and dies, and hybrid devices. A substrate can be made of, e.g., one or more ceramic materials, or organic “high density build-up” (HDBU). Example material systems that can be used for manufacturing various photonic integrated circuits can include but are not limited to III-V semiconductor materials, silicon photonics, silica-on-silicon products, silica-glass-based planar lightwave circuits, polymer integration platforms, lithium niobate and derivatives, nonlinear optical materials, etc. Both packaged devices (e.g., wired-up and/or encapsulated chips) and unpackaged devices (e.g., dies) can be referred to as planar lightwave circuits.
Photonic integrated circuits are used for various applications in telecommunications, instrumentation, and signal-processing fields. In some implementations, a photonic integrated circuit uses optical waveguides to implement and/or interconnect various circuit components, such as for example, optical switches, couplers, routers, splitters, multiplexers/demultiplexers, filters, modulators, phase shifters, lasers, amplifiers, wavelength converters, optical-to-electrical (O/E) and electrical-to-optical (E/O) signal converters, etc. For example, a waveguide in a photonic integrated circuit can be an on-chip solid light conductor that guides light due to an index-of-refraction contrast between the waveguide's core and cladding. A photonic integrated circuit can include a planar substrate onto which optoelectronic devices are grown by an additive manufacturing process and/or into which optoelectronic devices are etched by a subtractive manufacturing processes, e.g., using a multi-step sequence of photolithographic and chemical processing steps.
In some implementations, an “optoelectronic device” can operate on both light and electrical currents (or voltages) and can include one or more of: (i) an electrically driven light source, such as a laser diode; (ii) an optical amplifier; (iii) an optical-to-electrical converter, such as a photodiode; and (iv) an optoelectronic component that can control the propagation and/or certain properties (e.g., amplitude, phase, polarization) of light, such as an optical modulator or a switch. The corresponding optoelectronic circuit can additionally include one or more optical elements and/or one or more electronic components that enable the use of the circuit's optoelectronic devices in a manner consistent with the circuit's intended function. Some optoelectronic devices can be implemented using one or more photonic integrated circuits.
As used herein, the term “integrated circuit” (IC) should be construed to encompass both a non-packaged die and a packaged die. In a typical integrated circuit-fabrication process, dies (chips) are produced in relatively large batches using wafers of silicon or other suitable material(s). Electrical and optical circuits can be gradually created on a wafer using a multi-step sequence of photolithographic and chemical processing steps. Each wafer is then cut (“diced”) into many pieces (chips, dies), each containing a respective copy of the circuit that is being fabricated. Each individual die can be appropriately packaged prior to being incorporated into a larger circuit or be left non-packaged.
The term “hybrid circuit” can refer to a multi-component circuit constructed of multiple monolithic integrated circuits, and possibly some discrete circuit components, all attached to each other to be mountable on and electrically connectable to a common base, carrier, or substrate. A representative hybrid circuit can include (i) one or more packaged or non-packaged dies, with some or all of the dies including optical, optoelectronic, and/or semiconductor devices, and (ii) one or more optional discrete components, such as connectors, resistors, capacitors, and inductors. Electrical connections between the integrated circuits, dies, and discrete components can be formed, e.g., using patterned conducting (such as metal) layers, ball-grid arrays, solder bumps, wire bonds, etc. Electrical connections can also be removable, e.g., by using land-grid arrays and/or compression interposers. The individual integrated circuits can include any combination of one or more respective substrates, one or more redistribution layers (RDLs), one or more interposers, one or more laminate plates, etc.
In some embodiments, individual chips can be stacked. As used herein, the term “stack” refers to an orderly arrangement of packaged or non-packaged dies in which the main planes of the stacked dies are substantially parallel to each other. A stack can typically be mounted on a carrier in an orientation in which the main planes of the stacked dies are parallel to each other and/or to the main plane of the carrier.
A “main plane” of an object, such as a die, a photonic integrated circuit, a substrate, or an integrated circuit, is a plane parallel to a substantially planar surface thereof that has the largest sizes, e.g., length and width, among all exterior surfaces of the object. This substantially planar surface can be referred to as a main surface. The exterior surfaces of the object that have one relatively large size, e.g., length, and one relatively small size, e.g., height, are typically referred to as the edges of the object.
Referring to
In some embodiments, the integrated optical communication device 210 can be connected to the electronic processor integrated circuit 240 using traces 231 embedded in one or more layers of the package substrate 230. In some embodiments, the processor integrated circuit 240 can include monolithically embedded therein an array of serializers/deserializers (SerDes) 247 electrically coupled to the traces 231. In some embodiments, the processor integrated circuit 240 can include electronic switching circuitry, electronic routing circuitry, network control circuitry, traffic control circuitry, computing circuitry, synchronization circuitry, time stamping circuitry, and data storage circuitry. In some implementations, the processor integrated circuit 240 can be a network switch, a central processing unit, a graphics processor unit, a tensor processing unit, a digital signal processor, or an application specific integrated circuit (ASIC).
Because the electronic processor integrated circuit 240 and the integrated communication device 210 are both mounted on the package substrate 230, the electrical connectors or traces 231 can be made shorter, as compared to mounting the electronic processor integrated circuit 240 and the integrated communication device 210 on separate circuit boards. Shorter electrical connectors or traces 231 can transmit signals that have a higher data rate with lower noise, lower distortion, and/or lower crosstalk.
In some implementations, the electrical connectors or traces can be configured as differential pairs of transmission lines, e.g., in a ground-signal-ground-signal-ground configuration. In some examples, the speed of such signal links can be 10 Gbps or more; 56 Gbps or more; 112 Gbps or more; or 224 Gbps or more.
In some implementations, the integrated optical communication device 210 further includes a first optical connector part 213 having a first surface 213_1 and a second surface 213_2. The connector part 213 is configured to receive a second optical connector part 223 of the fiber-optic connector assembly 220, optically coupled to the connector part 213 through the surfaces 213_1 and 213_2. In some embodiments the connector part 213 can be removably attached to the connector part 223, as indicated by a double-arrow 234, e.g., through a hole 235 in the package substrate 230. In some embodiments the connector part 213 can be permanently attached to the connector part 223. In some embodiments, the connector parts 213 and 223 can be implemented as a single connector element combining the functions of both the connector parts 213 and 223.
In some implementations, the optical connector part 223 is attached to an array of optical fibers 226. In some embodiments, the array of optical fibers 226 can include one or more of: single-mode optical fiber, multi-mode optical fiber, multi-core optical fiber, polarization-maintaining optical fiber, dispersion-compensating optical fiber, hollow-core optical fiber, or photonic crystal fiber. In some embodiments, the array of optical fibers 226 can be a linear (1D) array. In some other embodiments, the array of optical fibers 226 can be a two-dimensional (2D) array. For example, the array of optical fibers 226 can include 2 or more optical fibers, 4 or more optical fibers, 10 or more optical fibers, 100 or more optical fibers, 500 or more optical fibers, or 1000 or more optical fibers. Each optical fiber can include, e.g., 2 or more cores, or 10 or more cores, in which each core provides a distinct light path. Each light path can include a multiplex of, e.g., 2 or more, 4 or more, 8 or more, or 16 or more serial optical signals, e.g., by use of wavelength division multiplexing channels, polarization-multiplexed channels, coherent quadrature-multiplexed channels. The connector parts 213 and 223 are configured to establish light paths through the first main surface 211_1 of the substrate 211. For example, the array of optical fibers 226 can includes n1 optical fibers, each optical fiber can include n2 cores, and the connector parts 213 and 223 can establish n1×n2 light paths through the first main surface 211_1 of the substrate 211. Each light path can include a multiplex of n3 serial optical signals, resulting in a total of n1×n2×n3 serial optical signals passing through the connector parts 213 and 223. In some embodiments, the connector parts 213 and 223 can be implemented, e.g., as disclosed in U.S. patent application Ser. No. 16/816,171.
In some implementations, the integrated optical communication device 210 further includes a photonic integrated circuit 214 having a first main surface 214_1 and a second main surface 214_2. The photonic integrated circuit 214 is optically coupled to the connector part 213 through its first main surface 214_1, e.g., as disclosed in in U.S. patent application Ser. No. 16/816,171. For example, the connector part 213 can be configured to optically couple light to the photonic integrated circuit 214 using optical coupling interfaces, e.g., vertical grating couplers or turning mirrors. In the example above, a total of n1×n2×n3 serial optical signals can be coupled through the connector parts 213 and 223 to the photonic integrated circuit 214. Each serial optical signal is converted to a serial electrical signal by the photonic integrated circuit 214, and each serial electrical signal is transmitted from the photonic integrated circuit 214 to a deserializer unit, or a serializer/deserializer unit, described below.
In some embodiments, the connector part 213 can be mechanically connected (e.g., glued) to the photonic integrated circuit 214. The photonic integrated circuit 214 can contain active and/or passive optical and/or opto-electronic components including optical modulators, optical detectors, optical phase shifters, optical power splitters, optical wavelength splitters, optical polarization splitters, optical filters, optical waveguides, or lasers. In some embodiments, the photonic integrated circuit 214 can further include monolithically integrated active or passive electronic elements such as resistors, capacitors, inductors, heaters, or transistors.
In some implementations, the integrated optical communication device 210 further includes an electronic communication integrated circuit 215 configured to facilitate communication between the array of optical fibers 226 and the electronic processor integrated circuit 240. A first main surface 215_1 of the electronic communication integrated circuit 215 is electrically coupled to the second main surface 214_2 of the photonic integrated circuit 214, e.g., through solder bumps, copper pillars, etc. The first main surface 215_1 of the electronic communication integrated circuit 215 is further electrically connected to the second main surface 211_2 of the substrate 211 through the array of electrical contacts 212_2. In some embodiments, the electronic communication integrated circuit 215 can include electrical pre-amplifiers and/or electrical driver amplifiers electrically coupled, respectively, to photodetectors and modulators within the photonic integrated circuit 214 (see also
For example, the electronic communication integrated circuit 215 includes a first serializers/deserializers module that includes multiple serializer units and multiple deserializer units, and a second serializers/deserializers module that includes multiple serializer units and multiple deserializer units. The first serializers/deserializers module includes the first array of serializers/deserializers 216. The second serializers/deserializers module includes the second array of serializers/deserializers 217.
In some implementations, the first and second serializers/deserializers modules have hardwired functional units so that which units function as serializers and which units function as deserializers are fixed. In some implementations, the functional units can be configurable. For example, the first serializers/deserializers module is capable of operating as serializer units upon receipt of a first control signal, and operating as deserializer units upon receipt of a second control signal. Likewise, the second serializers/deserializers module is capable of operating as serializer units upon receipt of a first control signal, and operating as deserializer units upon receipt of a second control signal.
Signals can be transmitted between the optical fibers 226 and the electronic processor integrated circuit 240. For example, signals can be transmitted from the optical fibers 226 to the photonic integrated circuit 214, to the first array of serializers/deserializers 216, to the second array of serializers/deserializers 217, and to the electronic processor integrated circuit 240. Similarly, signals can be transmitted from the electronic processor integrated circuit 240 to the second array of serializers/deserializers 217, to the first array of serializers/deserializers 216, to the photonic integrated circuit 214, and to the optical fibers 226.
In some implementations, the electronic communication integrated circuit 215 is implemented as a first integrated circuit and a second integrated circuit that are electrically coupled each other. For example, the first integrated circuit includes the array of serializers/deserializers 216, and the second integrated circuit includes the array of serializers/deserializers 217.
In some implementations, the integrated optical communication device 210 is configured to receive optical signals from the array of optical fibers 226, generate electrical signals based on the optical signals, and transmit the electrical signals to the electronic processor integrated circuit 240 for processing. In some examples, the signals can also flow from the electronic processor integrated circuit 240 to the integrated optical communication device 210. For example, the electronic processor integrated circuit 240 can transmit electronic signals to the integrated optical communication device 210, which generates optical signals based on the received electronic signals, and transmits the optical signals to the array of optical fibers 226.
In some implementations, the photodetectors of the photonic integrated circuit 214 convert the optical signals transmitted in the optical fibers 226 to electrical signals. In some examples, the photonic integrated circuit 214 can include transimpedance amplifiers for amplifying the currents generated by the photodetectors, and drivers for driving output circuits (e.g., driving optical modulators). In some examples, the transimpedance amplifiers and drivers are integrated with the electronic communication integrated circuit 215. For example, the optical signal in each optical fiber 226 can be converted to one or more serial electrical signals. For example, one optical fiber can carry multiple signals by use of wavelength division multiplexing. The optical signals (and the serial electrical signals) can have a high data rate, such as 50 Gbps, 100 Gbps, or more. The first serializers/deserializers module 216 converts the serial electrical signals to sets of parallel electrical signals. For example, each serial electrical signal can be converted to a set of N parallel electrical signals, in which N can be, e.g., 2, 4, 8, 16, or more. The first serializers/deserializers module 216 conditions the serial electrical signals upon conversion into sets of parallel electrical signals, in which the signal conditioning can include, e.g., one or more of clock and data recovery, and signal equalization. The first serializers/deserializers module 216 sends the sets of parallel electrical signals to the second serializers/deserializers module 217 through the bus processing unit 218. The second serializers/deserializers module 217 converts the sets of parallel electrical signals to high speed serial electrical signals that are output to the electrical contacts 212_2 and 212_1.
The serializers/deserializers module (e.g., 216, 217) can perform functions such as fixed or adaptive signal pre-distortion on the serialized signal. Also, the parallel-to-serial mapping can use a serialization factor M different from N, e.g., 50 Gbps at the input to the first serializers/deserializers module 216 can become 50×1 Gbps on a parallel bus, and two such parallel buses from two serializers/deserializers modules 216 having a total of 100×1 Gbps can then be mapped to a single 100 Gbps serial signal by the serializers/deserializers module 217. An example of the bus processing unit 218 for performing such mapping is shown in
In some implementations, the package substrate 230 can include connectors on the bottom side that connects the package substrate 230 to another circuit board, such as a motherboard. The connection can use, e.g., fixed (e.g., by use of solder connection) or removable (e.g., by use of one or more snap-on or screw-on mechanisms). In some examples, another substrate can be provided between the electronic processor integrated circuit 240 and the package substrate 230.
Referring to
The system 250 is similar to the data processing system 200 of
Referring to
The connector parts 266 and 268 can be similar to the connector parts 213 and 223, respectively, of
The photonic integrated circuit 264 has a top main surface and bottom main surface. The terms “top” and “bottom” refer to the orientations shown in the figure. It is understood that the devices described in this document can be positioned in any orientation, so for example the “top surface” of a device can be oriented facing downwards or sideways, and the “bottom surface” of the device can be oriented facing upwards or sideways. A difference between the photonic integrated circuit 264 and the photonic integrated circuit 214 (
The integrated optical communication devices 252 (
Referring to
The integrated optical communication device 282 includes a photonic integrated circuit 284, a circuit board 286, a first serializers/deserializers module 216, a second serializers/deserializers module 217, and a control circuit 287. The photonic integrated circuit 284 can include components that perform functions similar to those of the photonic integrated circuit 214 (
The circuit board 286 has a top main surface 290 and a bottom main surface 292. The photonic integrated circuit 284 has a top main surface 294 and bottom main surface 296. The first and second serializers/deserializers modules 216, 217 are mounted on the top main surface 290 of the circuit board 286. The top main surface 294 of the photonic integrated circuit 284 has electrical terminals that are electrically coupled to corresponding electrical terminals on the bottom main surface 292 of the circuit board 286. In this example, the photonic integrated circuit 284 is mounted on a side of the circuit board 286 that is opposite to the side of the circuit board 286 on which the first and second serializers/deserializers modules 216, 217 are mounted. The photonic integrated circuit 284 is electrically coupled to the first serializers/deserializers 216 by electrical connectors 300 that pass through the circuit board 286 in the thickness direction. In some embodiments, the electrical connectors 300 can be implemented as vias.
The connector part 288 has dimensions that are configured such that the fiber-optic connector assembly 270 can be coupled to the connector part 288 without bumping into other components of the integrated optical communication device 282. The connector part 288 can be configured to optically couple light to the photonic integrated circuit 284 using optical coupling interfaces, e.g., vertical grating couplers or turning mirrors, similar to the way that the connector part 213 or 266 optically couples light to the photonic integrated circuit 214 or 264, respectively.
When the integrated optical communication device 282 is coupled to the package substrate 230, the photonic integrated circuit 284 and the control circuit 287 are positioned between the circuit board 286 and the package substrate 230. The integrated optical communication device 282 includes an array of contacts 298 arranged on the bottom main surface 292 of the circuit board 286. The array of contacts 298 is configured such that after the circuit board 286 is coupled to the package substrate 230, the array of contacts 298 maintains a thickness d3 between the circuit board 286 and the package substrate 230, in which the thickness d3 is slightly larger than the thicknesses of the photonic integrated circuit 284 and the control circuit 287.
An array of electrical terminals 312 arranged on the top main surface 294 of the photonic integrated circuit 284 are electrically coupled to an array of electrical terminals 314 arranged on the bottom main surface 292 of the circuit board 286. The array of electrical terminals 312 and the array of electrical terminals 314 have a fine pitch, in which the minimum distance between two adjacent electrical terminals can be as small as, e.g., 10 μm, 40 μm, or 100 μm. An array of electrical terminals 316 arranged on the bottom main surface of the first serializers/deserializers 216 are electrically coupled to an array of electrical terminals 318 arranged on the top main surface 290 of the circuit board 286. An array of electrical terminals 320 arranged on the bottom main surface of the second serializers/deserializers module 217 are electrically coupled an array of electrical terminals 322 arranged on the top main surface 290 of the circuit board 286.
For example, the arrays of electrical terminals 312, 314, 316, 318, 320, and 322 have a fine pitch (or fine pitches). For simplicity of description, in the example of
An array of electrical terminals 324 arranged on the bottom main surface of the circuit board 286 are electrically coupled to the array of contacts 298. The array of electrical terminals 324 can have a coarse pitch. For example, the minimum distance between adjacent electrical terminals is d1, which can be in the range of, e.g., 200 μm to 1 mm. The array of contacts 298 can be configured as a module that maintains a distance that is slightly larger than the thicknesses of the photonic integrated circuit 284 and the control circuit 287 (which is not shown in
An array 330 of optical coupling components 310 is provided to allow optical signals to be provided to the photonic integrated circuit 284 in parallel. The first serializers/deserializers 216 include an array 332 of electrical terminals 316 arranged on the bottom surface of the first serializers/deserializers 216. The second serializers/deserializers module 217 include an array 334 of electrical terminals 320 arranged on the bottom surface of the second serializers/deserializers module 217. The arrays 332 and 334 of electrical terminals 316, 320 have a fine pitch, and the minimum distance between adjacent terminals can be in the range of, e.g., 40 μm to 200 μm. An array 336 of electrical terminals 324 is arranged on the bottom main surface of the circuit board 286. The array 336 of electrical terminals 324 has a coarse pitch, and the minimum distance between adjacent terminals can be in the range of, e.g., 200 μm to 1 mm. For example, the array 336 of electrical terminals 324 can be part of a compression interposer that has a pitch of about 400 μm between terminals.
The electrical contacts of the serializers/deserializers blocks 216_1 to 216_12 and 217_1 to 217_12 have a fine pitch, and the minimum distance between adjacent terminals can be in the range of, e.g., 40 μm to 200 μm. The electrical contacts 212_1 have a coarse pitch, and the minimum distance between adjacent terminals can be in the range of, e.g., 200 μm to 1 mm.
The integrated optical communication device 374 includes a photonic integrated circuit 352, a combination of drivers and transimpedance amplifiers (D/T) 354, a first serializers/deserializers module 216, a second serializers/deserializers module 217, the first optical connector 356, a control module 358, and a substrate 360. The host application specific integrated circuit 240 includes an embedded third serializers/deserializers module 247.
In this example, the photonic integrated circuit 352, the drivers and transimpedance amplifiers 354, the first serializers/deserializers module 216, and the second serializers/deserializers module 217 are mounted on the top side of the substrate 360. In some embodiments, the drivers and transimpedance amplifiers 354, the first serializers/deserializers module 216, and the second serializers/deserializers module 217 can be monolithically integrated into a single electrical chip. The first optical connector 356 is optically coupled to the bottom side of the photonic integrated circuit 352. The control module 358 is electrically coupled to electrical terminals arranged on the bottom side of the substrate 360, whereas the photonic integrated circuit 352 is connected to electrical terminals arranged on the top side of the substrate 360. The control module 358 is electrically coupled to the photonic integrated circuit 352 through electrical connectors 362 that pass through the substrate 360 in the thickness direction. In some embodiments, the substrate 360 can be removably connected to the package substrate 230, e.g., using a compression interposer or a land grid array.
The photonic integrated circuit 352 is electrically coupled to the drivers and transimpedance amplifiers 354 through electrical connectors 364 on or in the substrate 360. The drivers and transimpedance amplifiers 354 are electrically coupled to the first serializers/deserializers module 216 by electrical connectors 366 on or in the substrate 360. The second serializers/deserializers module 216 has electrical terminals 370 on the bottom side that are electrically coupled to electrical terminals 366 arranged on the bottom side of the substrate 360 through electrical connectors 368 that pass through the substrate 360 in the thickness direction. The electrical terminals 370 have a fine pitch, whereas the electrical terminals 366 have a coarse pitch. The electrical terminals 366 are electrically coupled to the third serializers/deserializers module 247 through electrical connectors or traces 372 on or in the package substrate 230.
In some implementations, optical signals are converted by the photonic integrated circuit 352 to electrical signals, which are conditioned by the first serializers/deserializers module 216 (or the second serializers/deserializers module 217), and processed by the host application specific integrated circuit 240. The host application specific integrated circuit 240 generates electrical signals that are converted by the photonic integrated circuit 352 into optical signals.
The photonic integrated circuit 392 receives optical signals from a first optical connector 404, generates serial electrical signals based on the optical signals, sends the serial electrical signals to the first and second serializers/deserializers modules 394 and 398. The first and second serializers/deserializers modules 394 and 398 generate parallel electrical signals based on the received serial electrical signals, and send the parallel electrical signals to the third and fourth serializers/deserializers modules 396 and 400, respectively. The third and fourth serializers/deserializers modules 396 and 400 generate serial electrical signals based on the received parallel electrical signals, and send the serial electrical signals to electrical terminals 406 and 408, respectively, arranged on the bottom side of the substrate 410.
The first optical connector 404 is optically coupled to the bottom side of the photonic integrated circuit 392. In some embodiments, the optical connector 404 can also be placed on the top of the photonic integrated circuit 392 and couple light to the top side of the photonic integrated circuit 392 (not shown in the figure). The first optical connector 404 is optically coupled to a second optical connector, which in turn is optically coupled to a plurality of optical fibers. In the configuration shown in
In some implementations, the integrated optical communication device 402 (or 408) can be modified such that the first optical connector 404 couples optical signals to the top side of the photonic integrated circuit 392 (or 422).
A first serializers/deserializers module 394, a second serializers/deserializers module 396, a third serializers/deserializers module 398, and a fourth serializers/deserializers module 400 are mounted on the top side of the first slab 516. The photonic integrated circuit 524 is electrically coupled to the first and third serializers/deserializers modules 394 and 398 by electrical connectors 522 that pass through the substrate 514 in the thickness direction. For example, the electrical connectors 522 can be implemented as vias. In some examples, drivers and transimpedance amplifiers can be integrated in the photonic integrated circuit 524, or integrated in the serializers/deserializers modules 394 and 398. In some examples, the drivers and transimpedance amplifiers can be implemented in a separate chip (not shown in the figure) positioned between the photonic integrated circuit 524 and the serializers/deserializers modules 394 and 398, similar to the example in
Complementary metal oxide semiconductor (CMOS) transimpedance amplifier and driver blocks 424 are arranged on the right side of the photonic integrated circuit 422, and CMOS transimpedance amplifier and driver blocks 426 are arranged on the left side of the photonic integrated circuit 422. A first serializers/deserializers module 394 and a second serializers/deserializers module 396 are arranged on the right side of the CMOS transimpedance amplifier and driver blocks 424. A third serializers/deserializers module 398 and a fourth serializers/deserializers module 400 are arranged on the left side of the CMOS transimpedance amplifier and driver blocks 426.
In this example, each of the first, second, third, and fourth serializers/deserializers module 394, 396, 398, 400 includes 8 serial differential transmitter blocks and 8 serial differential receiver blocks. The integrated optical communication device 428 has a width of about 3.5 mm and a length of slightly more than about 3.6 mm.
In some implementations, the electrical terminals (e.g., 406 and 408) can be arranged in a configuration as shown in
The middle rectangle 1022 is a cutout that connects the photonic integrated circuit to the optics that leave from the top of the module. The bigger rectangle 1024 represents the photonic integrated circuit. The two gray rectangles 1026a, 1026b represent circuitry in a serializers/deserializers chip. The serializers/deserializers chip is on positioned the top of the package, and the photonic integrated circuit is positioned on the bottom of the package. The overlap between the photonic integrated circuit and the serializers/deserializers is designed so that vias (not shown in the figure) can directly connect these two integrated circuits through the package.
In the examples of the data processing systems shown in
In a first example, the data processing system includes a digital application specific integrated circuit 444 mounted on the top side of a substrate 442, and an integrated optical communication device 448 mounted on the bottom side of the first circuit board. In some implementations, the integrated optical communication device 448 includes a photonic integrated circuit 450 and a set of transimpedance amplifiers and drivers 452 that are mounted on the bottom side of a substrate 454 (e.g., a second circuit board). The top side of the photonic integrated circuit 450 is electrically coupled to the bottom side of the substrate 454. A first optical connector part 456 is optically coupled to the bottom side of the photonic integrated circuit 450. The first optical connector part 456 is configured to be optically coupled to a second optical connector part 458 that is optically coupled to a plurality of optical fibers (not shown in the figure). An array of electrical terminals 460 is arranged on the top side of the substrate 454 and configured to enable the integrated optical communication device 448 to be removably coupled to the substrate 442.
The optical signals from the optical fibers are processed by the photonic integrated circuit 450, which generates serial electrical signals based on the optical signals. The serial electrical signals are amplified by the set of transimpedance amplifiers and drivers 452, which drives the output signals that are transmitted to a serializers/deserializers module 446 embedded in the digital application specific integrated circuit 444.
In a second example, an integrated optical communication device 462 can be mounted on the bottom side of the substrate 442 to provide an optical/electrical communications interface between the optical fibers and the digital application specific integrated circuit 444. The integrated optical communication device 462 includes a photonic integrated circuit 464 that is mounted on the bottom side of a substrate 454 (e.g., a second circuit board). The top side of the photonic integrated circuit 464 is electrically coupled to the bottom side of the substrate 454. A first optical connector part 456 is optically coupled to the bottom side of the photonic integrated circuit 450. An array of electrical terminals 460 is arranged on the top side of the substrate 454 and configured to enable the integrated optical communication device 462 to be removably coupled to the substrate 442. The integrated optical communication device 462 is similar to the integrated optical communication device 448, except that either the photonic integrated circuit 464 or the serializers/deserializers module 446 includes the set of transimpedance amplifiers and driver circuitry. In some examples, the serializers/deserializers module 446 is configured to directly accept electrical signals emerging from photonic integrated circuit 464, e.g., by having a high enough receiver input impedance that converts the photocurrent generated within the photonic integrated circuit 464 to a voltage swing suitable for further electrical processing. For example, the serializers/deserializers module 446 is configured to have a low transmitter output impedance, and provide an output voltage swing that allows direct driving of optical modulators embedded within the photonic integrated circuit 464.
In a third example, an integrated optical communication device 466 can be mounted on the bottom side of the substrate 442 to provide an optical/electrical communications interface between the optical fibers and the digital application specific integrated circuit 444. The integrated optical communication device 466 includes a photonic integrated circuit 468 that is mounted on the top side of a substrate 470 (e.g., a second circuit board). The bottom side of the photonic integrated circuit 468 is electrically coupled to the top side of the substrate 470. A first optical connector part 456 is optically coupled to the bottom side of the photonic integrated circuit 468. An array of electrical terminals 460 is arranged on the top side of the substrate 470 and configured to enable the integrated optical communication device 466 to be removably coupled to the substrate 442. In some examples, either the photonic integrated circuit 468 or the serializers/deserializers module 446 includes the set of transimpedance amplifiers and driver circuitry. In some examples, the serializers/deserializers module 446 is configured to directly accept electrical signals emerging from the photonic integrated circuit 464.
In a fourth example, an integrated optical communication device 472 can be mounted on the bottom side of the substrate 442 to provide an optical/electrical communications interface between the optical fibers and the digital application specific integrated circuit 444. The integrated optical communication device 472 includes a photonic integrated circuit 474 and a set of transimpedance amplifiers and drivers 476 that are mounted on the top side of a substrate 470 (e.g., a second circuit board). The bottom side of the photonic integrated circuit 474 is electrically coupled to the top side of the substrate 470. A first optical connector part 456 is optically coupled to the bottom side of the photonic integrated circuit 468. An array of electrical terminals 460 is arranged on the top side of the substrate 470 and configured to enable the integrated optical communication device 466 to be removably coupled to the substrate 442. The integrated optical communication device 472 is similar to the integrated optical communication device 466, except that neither the photonic integrated circuit 464 nor the serializers/deserializers module 446 include a set of transimpedance amplifiers and driver circuitry, and the set of transimpedance amplifiers and drivers 476 is implemented as a separate integrated circuit.
In the examples described above, such as those shown in
For example, the bus processing unit 218 can re-map the lanes of signals and perform coding on the signals, such that the bit rate and/or modulation format of the serial signals output from the transmitters TX5, TX6, TX7, TX8 can be different from the bit rate and/or modulation format of the serial signals received at the receivers RX1, RX2, RX3, RX4. For example, 4 lanes of T Gbps NRZ serial signals received at the receivers RX1, RX2, RX3, RX4 can be re-encoded and routed to transmitters TX5, TX6 to output 2 lanes of 2×T Gbps PAM4 serial signals.
Similarly, serial electrical signals received at the receivers RX5, RX6, RX7, RX8 are converted to parallel electrical signals and routed by the bus processing unit 218 to the transmitters TX1, TX2, TX3, TX4, which convert the parallel electrical signals to serial electrical signals. For example, the electronic processor integrated circuit or host application specific integrated circuit can send serial electrical signals to the receivers RX5, RX6, RX7, RX8, and the transmitters TX1, TX2, TX3, TX4 can transmit serial electrical signals to the photonic integrated circuit.
For example, the bus processing unit 218 can re-map the lanes of signals and perform coding on the signals, such that the bit rate and/or modulation format of the serial signals output from the transmitters TX1, TX2, TX3, TX4 can be different from the bit rate and/or modulation format of the serial signals received at the receivers RX5, RX6, RX7, RX8. For example, 2 lanes of 2×T Gbps PAM4 serial signals received at receivers RX5, RX6 can be re-encoded and routed to the transmitters TX5, TX6, TX7, TX8 to output 4 lanes of T Gbps NRZ serial signals.
Similarly, serial electrical signals received at the receivers RX3, RX4, RX7, RX8 are converted to parallel electrical signals and routed by the bus processing unit 218 to the transmitters TX1, TX2, TX5, TX6, which convert the parallel electrical signals to serial electrical signals. For example, the electronic processor integrated circuit or host application specific integrated circuit can send serial electrical signals to the receivers RX3, RX4, RX7, RX8, and the transmitters TX1, TX2, TX5, TX6 can transmit serial electrical signals to the photonic integrated circuit.
In some implementations, the bus processing unit 218 can re-map the lanes of signals and perform coding on the signals, such that the bit rate and/or modulation format of the serial signals output from the transmitters TX3, TX4, TX7, TX8 can be different from the bit rate and/or modulation format of the serial signals received at the receivers RX1, RX2, RX5, RX6. Similarly, the bus processing unit 218 can re-map the lanes of signals and perform coding on the signals such that the bit rate and/or modulation format of the serial signals output from the transmitters TX1, TX2, TX5, TX6 can be different from the bit rate and/or modulation format of the serial signals received at the receivers RX4, RX4, RX7, RX8.
Multiple serializers/deserializers blocks can be electrically coupled to multiple serializers/deserializers blocks through a bus processing unit that can be, e.g., a parallel bus of electrical lanes, a static or a dynamically reconfigurable cross-connect device, or a re-mapping device (gearbox).
In some other examples, the bus processing unit 538 can allow for redundancy to increase reliability. For example, the first and the second serializers/deserializers blocks 532 and 534 can be jointly configured to serially interface to a total of N lanes of T×N/(N−k) Gbps electrical signals, while the third serializers/deserializers block 536 can be configured to serially interface to N lanes of T Gbps electrical signals. The bus processing unit 538 can then be configured to remap the data from only N−k out of the N lanes serially interfacing to the first and the second serializers/deserializers blocks 532 and 534 (carrying an aggregate bit rate of (N−k)×T×N/(N−k)=T×N) to the third serializers/deserializers block 536. This way, the bus processing unit 538 allows fork out of N serially interfacing electrical links to the first and the second serializers/deserializers blocks 532 and 534 to fail while still maintaining an aggregate of T×N Gbps of data serially interfacing to the third serializers/deserializers block 536. The number k is a positive integer. In some embodiments, k can be approximately 1% of N. In some other embodiments, k can be approximately 10% of N. In some embodiment, the selection of which N−k of the N serially interfacing electrical links to the first and the second serializers/deserializers blocks 532 and 534 to remap to the third serializers/deserializers block 536 using bus processing unit 538 can be dynamically selected, e.g., based on signal integrity and signal performance information extracted from the serially interfacing signals by the serializers/deserializers blocks 532 and 534. An example of the bus processing unit 538 is shown in
In some examples, using the redundancy technique discussed above, the bus processing unit 538 enables N lanes of T×N/(N−k) Gbps serial electrical signals to be remapped into N/M lanes of M×T Gbps serial electrical signals. The bus processing unit 538 enables k out of N serially interfacing electrical links to fail while still maintaining an aggregate of T×N Gbps of data serially interfacing to the third serializers/deserializers block 536.
The connector assembly 220 includes a connector 223 and a fiber array 226. The connector 223 can include multiple individual fiber-optic connectors 423_i (i∈{R1 . . . RM; S1 . . . SK; T1 . . . TN} with K, M, and N being positive integers). In some embodiments, some or all of the individual connectors 423_i can form a single physical entity. In some embodiments some or all of the individual connectors 423_i can be separate physical entities. When operating as part of the network element 101_1 of the system 100, (i) the connectors 423_S1 through 423_SK can be connected to optical power supply 103, e.g., through link 102_6, to receive supply light; (ii) the connectors 423_R1 through 423_RM can be connected to the transmitters of the node 101_2, e.g., through the link 102_1, to receive from the node 101_2 optical communication signals; and (iii) the connectors 423_T1 through 423_TN can be connected to the receivers of the node 101_2, e.g., through the link 102_1, to transmit to the node 101_2 optical communication signals.
In some implementations, the communication device 210 includes an electronic communication integrated circuit 215, a photonic integrated circuit 214, a connector part 213, and a substrate 211. The connector part 213 can include multiple individual optical connectors 413_i to photonic integrated circuit 214 (i∈{R1 . . . RM; S1 . . . SK; T1 . . . TN} with K, M, and N being positive integers). In some embodiments, some or all of the individual connectors 413_i can form a single physical entity. In some embodiments some or all of the individual connectors 413_i can be separate physical entities. The optical connectors 413_i are configured to optically couple light to the photonic integrated circuit 214 using optical coupling interfaces 414, e.g., vertical grating couplers, turning mirrors, etc., as disclosed in U.S. patent application Ser. No. 16/816,171.
In operation, light entering the photonic integrated circuit 214 from the link 102_6 through coupling interfaces 414_S1 through 414_SK can be split using an optical splitter 415. The optical splitter 415 can be an optical power splitter, an optical polarization splitter, an optical wavelength demultiplexer, or any combination or cascade thereof, e.g., as disclosed in U.S. patent application 16/847,705 and in U.S. patent application Ser. No. 16/888,890, filed on Jun. 1, 2020, which is incorporated herein by reference in its entirety. In some embodiments, one or more splitting functions of the splitter 415 can be integrated into the optical coupling interfaces 414 and/or into optical connectors 413. For example, in some embodiments, a polarization-diversity vertical grating coupler can be configured to simultaneously act as a polarization splitter 415 and as a part of optical coupling interface 414. In some other embodiments, an optical connector that includes a polarization-diversity arrangement can simultaneously act as an optical connector 413 and as a polarization splitter 415.
In some embodiments, light at one or more outputs of the splitter 415 can be detected using a receiver 416, e.g., to extract synchronization information as disclosed in U.S. patent application Ser. No. 16/847,705. In various embodiments, the receiver 416 can include one or more p-i-n photodiodes, one or more avalanche photodiodes, one or more self-coherent receivers, or one or more analog (heterodyne/homodyne) or digital (intradyne) coherent receivers. In some embodiments, one or more opto-electronic modulators 417 can be used to modulate onto light at one or more outputs of the splitter 415 data for communication to other network elements.
Modulated light at the output of the modulators 417 can be multiplexed in polarization or wavelength using a multiplexer 418 before leaving the photonic integrated circuit 214 through optical coupling interfaces 414_T1 through 414_TN. In some embodiments, the multiplexer 418 is not provided, i.e., the output of each modulator 417 can be directly coupled to a corresponding optical coupling interface 414.
On the receiver side, light entering the photonic integrated circuit 214 through a coupling interfaces 414_R1 through 414_RM from, e.g., the link 101_2, can first be demultiplexed in polarization and/or in wavelength using an optical demultiplexer 419. The outputs of the demultiplexer 419 are then individually detected using receivers 421. In some embodiments, the demultiplexer 419 is not provided, i.e., the output of each coupling interface 414_R1 through 414_RM can be directly coupled to a corresponding receiver 421. In various embodiments, the receiver 421 can include one or more p-i-n photodiodes, one or more avalanche photodiodes, one or more self-coherent receivers, or one or more analog (heterodyne/homodyne) or digital (intradyne) coherent receivers.
The photonic integrated circuit 214 is electrically coupled to the integrated circuit 215. In some implementations, the photonic integrated circuit 214 provides a plurality of serial electrical signals to the first serializers/deserializers module 216, which generates sets of parallel electrical signals based on the serial electrical signals, in which each set of parallel electrical signal is generated based on a corresponding serial electrical signal. The first serializers/deserializers module 216 conditions the serial electrical signals, demultiplexes them into the sets of parallel electrical signals and sends the sets of parallel electrical signals to the second serializers/deserializers module 217 through a bus processing unit 218. In some implementations, the bus processing unit 218 enables switching of signals and performs line coding and/or error-correcting coding functions. An example of the bus processing unit 218 is shown in
The second serializers/deserializers module 217 generates a plurality of serial electrical signals based on the sets of parallel electrical signals, in which each serial electrical signal is generated based on a corresponding set of parallel electrical signal. The second serializers/deserializers module 217 sends the serial electrical signals through electrical connectors that pass through the substrate 211 in the thickness direction to an array of electrical terminals 500 that are arranged on the bottom surface of the substrate 211. For example, the array of electrical terminals 500 configured to enable the integrated communication device 210 to be easily coupled to, or removed from, the package substrate 230.
In some implementations, the electronic processor integrated circuit 240 includes a data processor 502 and an embedded third serializers/deserializers module 504. The third serializers/deserializers module 504 receives the serial electrical signals from the second serializers/deserializers module 217, and generates sets of parallel electrical signals based on the serial electrical signals, in which each set of parallel electrical signal is generated based on a corresponding serial electrical signal. The data processor 502 processes the sets of parallel signals generated by the third serializers/deserializers module 504.
In some implementations, the data processor 502 generates sets of parallel electrical signals, and the third serializers/deserializers module 504 generates serial electrical signals based on the sets of parallel electrical signals, in which each serial electrical signal is generated based on a corresponding set of parallel electrical signal. The serial electrical signals are sent to the second serializers/deserializers module 217, which generates sets of parallel electrical signals based on the serial electrical signals, in which each set of parallel electrical signal is generated based on a corresponding serial electrical signal. The second serializers/deserializers module 217 sends the sets of parallel electrical signals to the first serializers/deserializers module 216 through the bus processing unit 218. The first serializers/deserializers module 216 generates serial electrical signals based on the sets of parallel electrical signals, in which each serial electrical signal is generated based on a corresponding set of parallel electrical signals. The first serializers/deserializers module 216 sends the serial electrical signals to the photonic integrated circuit 214. The opto-electronic modulators 417 modulate optical signals based on the serial electrical signals, and the modulated optical signals are output from the photonic integrated circuit 214 through optical coupling interfaces 414_T1 through 414_TN.
In some embodiments, supply light from the optical power supply 103 includes an optical pulse train, and synchronization information extracted by the receiver 416 can be used by the serializers/deserializers module 216 to align the electrical output signals of the serializers/deserializers module 216 with respective copies of the optical pulse trains at the outputs of the splitter 415 at the modulators 417. For example, the optical pulse train can be used as an optical power supply at the optical modulator. In some such implementations, the first serializers/deserializers module 216 can include interpolators or other electrical phase adjustment elements.
Referring to
At the front panel 544 are pluggable input/output interfaces 556 that allow the data processing chip 554 to communicate with other systems and devices. For example, the input/output interfaces 556 can receive optical signals from outside of the system 540 and convert the optical signals to electrical signals for processing by the data processing chip 554. The input/output interfaces 556 can receive electrical signals from the data processing chip 554 and convert the electrical signals to optical signals that are transmitted to other systems or devices. For example, the input/output interfaces 556 can include one or more of small form-factor pluggable (SFP), SFP+, SFP28, QSFP, QSFP28, or QSFP56 transceivers. The electrical signals from the transceiver outputs are routed to the data processing chip 554 through electrical connectors on or in the printed circuit board 558.
In the examples shown in
In some implementations, the integrated communication device 574 includes a photonic integrated circuit 586 and an electronic communication integrated circuit 588 mounted on a substrate 594. The electronic communication integrated circuit 588 includes a first serializers/deserializers module 590 and a second serializers/deserializers module 592. The printed circuit board 570 can be similar to the package substrate 230 (
In some examples, the integrated communication device 574 includes a photonic integrated circuit without serializers/deserializers modules, and drivers/transimpedance amplifiers (TIA) are provided separately. In some examples, the integrated communication device 574 includes a photonic integrated circuit and drivers/transimpedance amplifiers but without serializers/deserializers modules.
The integrated communication device 574 includes a first optical connector 578 that is configured to receive a second optical connector 580 that is coupled to a bundle of optical fibers 582. The integrated communication device 574 is electrically coupled to the data processing chip 572 through electrical connectors or traces 584 on or in the printed circuit board 570. Because the data processing chip 572 and the integrated communication device 574 are both mounted on the printed circuit board 570, the electrical connectors or traces 584 can be made shorter, compared to the electrical connectors that electrically couple the transceivers 556 to the data processing chip 554 of
In some examples, the bundle of optical fibers 582 can be firmly attached to the photonic integrated circuit 586 without the use of the first and second optical connectors 578, 580.
The printed circuit board 570 can be secured to the side panels 564 and 566, and the bottom and top panels of the housing using, e.g., brackets, screws, clips, and/or other types of fastening mechanisms. The surface of the printed circuit board 570 can be oriented perpendicular to bottom panel of the housing, or at an angle (e.g., between −60° to 60°) relative to the vertical direction (the vertical direction being perpendicular to the bottom panel). The printed circuit board 570 can have multiple layers, in which the outermost layer (i.e., the layer facing the user) has an exterior surface that is configured to be aesthetically pleasing.
The first optical connector 578, the second optical connector 580, and the bundle of optical fibers 582 can be similar to those shown in
Although
In some examples of the data processing system 540 (
In some implementations, the integrated communication device 612 includes a photonic integrated circuit 614 and an electronic communication integrated circuit 588 mounted on a substrate 618. The electronic communication integrated circuit 588 includes a first serializers/deserializers module 590 and a second serializers/deserializers module 592. The integrated communication device 612 includes a first optical connector 578 that is configured to receive a second optical connector 580 that is coupled to a bundle of optical fibers 582. The integrated communication device 612 is electrically coupled to the data processing chip 572 through electrical connectors or traces 616 that pass through the printed circuit board 610 in the thickness direction. Because the data processing chip 572 and the integrated communication device 612 are both mounted on the printed circuit board 610, the electrical connectors or traces 616 can be made shorter, thereby allowing the signals to have a higher data rate with lower noise, lower distortion, and/or lower crosstalk. Mounting the integrated communication device 612 on the outside of the printed circuit board 610 perpendicular to the bottom panel of the housing and accessible from outside the housing allows for more easily accessible connections to the integrated communication device 612 that may be removed and re-connected without, e.g., removing the housing from a rack.
In some examples, the integrated communication device 612 includes a photonic integrated circuit without serializers/deserializers modules, and drivers and transimpedance amplifiers (TIA) are provided separately. In some examples, the integrated communication device 612 includes a photonic integrated circuit and drivers/transimpedance amplifiers but without serializers/deserializers modules. In some examples, the bundle of optical fibers 582 can be firmly attached to the photonic integrated circuit 614 without the use of the first and second optical connectors 578, 580.
In some examples, the data processing chip 572 is mounted on the rear side of the substrate, and the integrated communication device 612 are removably attached to the front side of the substrate, in which the substrate provides high speed connections between the data processing chip 572 and the integrated communication device 612. For example, the substrate can be attached to a front side of a printed circuit board, in which the printed circuit board includes an opening that allows the data processing chip 572 to be mounted on the rear side of the substrate. The printed circuit board can provide from a motherboard electrical power to the substrate (and hence to the data processing chip 572 and the integrated communication device 612, and allow the data processing chip 572 and the integrated communication device 612 to connect to the motherboard using low-speed electrical links.
The printed circuit board 610 can be secured to the side panels 604 and 606, and the bottom and top panels of the housing using, e.g., brackets, screws, clips, and/or other types of fastening mechanisms. The surface of the printed circuit board 610 can be oriented perpendicular to bottom panel of the housing, or at an angle (e.g., between −60° to 60°) relative to the vertical direction (the vertical direction being perpendicular to the bottom panel). The printed circuit board 610 can have multiple layers, in which the portion of the outermost layer (i.e., the layer facing the user) not covered by the integrated communication device 612 has an exterior surface that is configured to be aesthetically pleasing.
The enclosure 632 has side panels 634 and 636, a rear panel 638, a top panel, and a bottom panel. In some examples, the circuit board 642 is perpendicular to the bottom panel. In some examples, the circuit board 642 is oriented at an angle in a range −60° to 60° relative to a vertical direction of the bottom panel. The side of the circuit board 642 facing the user is configured to be aesthetically pleasing.
The optical/electrical communication interface 644 is electrically coupled to the data processing chip 640 by electrical connectors or traces 646 on or in the circuit board 642. The circuit board 642 can be a printed circuit board that has one or more layers. The electrical connectors or traces 646 can be signal lines printed on the one or more layers of the printed circuit board 642 and provide high bandwidth data paths (e.g., one or more Gigabits per second per data path) between the data processing chip 640 and the optical/electrical communication interface 644.
In a first example, the data processing chip 640 receives electrical signals from the optical/electrical communication interface 644 and does not send electrical signals to the optical/electrical communication interface 644. In a second example, the data processing chip 640 receives electrical signals from, and sends electrical signals to, the optical/electrical communication interface 644. In the first example, the optical/electrical communication interface 644 receives optical signals from optical fibers, generates electrical signals based on the optical signals, and sends the electrical signals to the data processing chip 640. In the second example, the optical/electrical communication interface 644 also receives electrical signals from the data processing chip, generates optical signals based on the electrical signals, and sends the optical signals to the optical fibers.
An optical connector 648 is provided to couple optical signals from the optical fibers to the optical/electrical communication interface 644. In this example, the optical connector 648 passes through an opening in the circuit board 642. In some examples, the optical connector 648 is securely fixed to the optical/electrical communication interface 644. In some examples, the optical connector 648 is configured to be removably coupled to the optical/electrical communication interface 644, e.g., by using a pluggable and releasable mechanism, which can include one or more snap-on or screw-on mechanisms. In some other examples, an array of 10 or more fibers is securely or fixedly attached to the optical connector 648.
The optical/electrical communication interface 644 can be similar to, e.g., the integrated communication device 210 (
The enclosure 658 has side panels 660 and 662, a rear panel 664, a top panel, and a bottom panel. In some examples, the circuit board 654 and the front panel 656 are perpendicular to the bottom panel. In some examples, the circuit board 654 and the front panel 656 are oriented at an angle in a range −60° to 60° relative to a vertical direction of the bottom panel. In some examples, the circuit board 654 is substantially parallel to the front panel 656, e.g., the angle between the surface of the circuit board 654 and the surface of the front panel 656 can be in a range of −5° to 5°. In some examples, the circuit board 654 is at an angle relative to the front panel 656, in which the angle is in a range of −45° to 45°.
The optical/electrical communication interface 652 is electrically coupled to the data processing chip 670 by electrical connectors or traces 666 on or in the circuit board 654, similar to those of the system 630. The signal path between the data processing chip 670 and the optical/electrical communication interface 652 can be unidirectional or bidirectional, similar to that of the system 630.
An optical connector 668 is provided to couple optical signals from the optical fibers to the optical/electrical communication interface 652. In this example, the optical connector 668 passes through an opening in the front panel 656 and an opening in the circuit board 654. The optical connector 668 can be securely fixed, or releasably connected, to the optical/electrical communication interface 652, similar to that of the system 630.
The optical/electrical communication interface 652 can be similar to, e.g., the integrated communication device 210 (
In the examples of
The enclosure 684 has side panels 685 and 686, a rear panel 687, a top panel, and a bottom panel. In some examples, the circuit board 683 is perpendicular to the bottom panel. In some examples, the circuit board 683 is oriented at an angle in a range −60° to 60° (or −30° to 30°, or −10° to 10°, or −1° to 1°) relative to a vertical direction of the bottom panel.
Each of the optical/electrical communication interfaces 682 is electrically coupled to the data processing chip 681 by electrical connectors or traces 688 that pass through the circuit board 683 in the thickness direction. For example, the electrical connectors or traces 688 can be configured as vias of the circuit board 683. The signal paths between the data processing chip 681 and each of the optical/electrical communication interfaces 682 can be unidirectional or bidirectional, similar to those of the systems 630 and 650.
For example, the system 680 can be configured such that signals are transmitted unidirectionally between the data processing chip 681 and one of the optical/electrical communication interfaces 682, and bidirectionally between the data processing chip 681 and another one of the optical/electrical communication interfaces 682. For example, the system 680 can be configured such that signals are transmitted unidirectionally from the optical/electrical communication interface 682a to the data processing chip 681, and unidirectionally from the data processing chip to the optical/electrical communication interface 682b and/or optical/electrical communication interface 682c.
Optical connectors 689a, 689b, 689c, (collectively referenced as 689) are provided to couple optical signals from the optical fibers to the optical/electrical communication interfaces 682a, 682b, 682c, respectively. The optical connectors 689 can be securely fixed, or releasably connected, to the optical/electrical communication interfaces 682, similar to those of the systems 630 and 650.
The optical/electrical communication interface 682 can be similar to, e.g., the integrated communication device 210 (
In some examples, the optical/electrical communication interfaces 682 are securely fixed (e.g., by soldering) to the circuit board 683. In some examples, the optical/electrical communication interfaces 682 are removably connected to the circuit board 683, e.g., by use of mechanical mechanisms such as one or more snap-on or screw-on mechanisms. An advantage of the system 680 is that in case of a malfunction at one of the optical/electrical communication interfaces 682, the faulty optical/electrical communication interface 682 can be replaced without opening the enclosure 684.
The enclosure 694b has side panels 695b and 696b, a rear panel 697b, a top panel, and a bottom panel. In some examples, the circuit board 693b is perpendicular to the bottom panel. In some examples, the circuit board 693b is oriented at an angle in a range −60° to 60° (or −30° to 30°, or −10° to 10°, or −1° to 1°) relative to a vertical direction of the bottom panel.
Each of the optical/electrical communication interfaces 692 is electrically coupled to the data processing chip 691b by electrical connectors or traces 698b that pass through the circuit board 693b in the thickness direction. For example, the electrical connectors or traces 698b can be configured as vias of the circuit board 693b. In this example, the electrical connectors or traces 698b extend to both sides of the circuit board 693b (e.g., for connecting to optical/electrical communication interfaces 692 located internal to and external of the enclosure 694b). The signal paths between the data processing chip 691b and each of the optical/electrical communication interfaces 692 can be unidirectional or bidirectional, similar to those of the systems 630, 650 and 680.
For example, the system 690b can be configured such that signals are transmitted unidirectionally between the data processing chip 691b and one of the optical/electrical communication interfaces 692, and bidirectionally between the data processing chip 691b and another one of the optical/electrical communication interfaces 692. For example, the system 690b can be configured such that signals are transmitted unidirectionally from the optical/electrical communication interface 692a to the data processing chip 691b, and unidirectionally from the data processing chip 691b to the optical/electrical communication interface 692b and/or optical/electrical communication interface 692c.
Optical connectors 699a, 699b, 699c, (collectively referenced as 699) are provided to couple optical signals from the optical fibers to the optical/electrical communication interfaces 692a, 692b, 692c, respectively. The optical connectors 699 can be securely fixed, or releasably connected, to the optical/electrical communication interfaces 692, similar to those of the systems 630, 650, and 680. In this example, optical connector 699b and optical connector 699c, can connect to optical fibers at the front of the enclosure 694b and the optical connector 699a can connect to optical fibers at the rear of the enclosure 694b. In the illustrated example, the optical connector 699a connects to an optical fiber at the rear of the enclosure 694b by being connected to a fiber 1000b that connects to a rear panel interface 1001b (e.g., a backplane, etc.) that is mounted to the rear panel 697b. In some examples, the optical connectors 699 can be securely or fixedly attached to communication interfaces 692. In some examples, the optical connectors 699 can be securely or fixedly attached to an array of optical fibers.
The optical/electrical communication interface 692 can be similar to, e.g., the integrated communication device 210 (
In some examples, the optical/electrical communication interfaces 692 are securely fixed (e.g., by soldering) to the circuit board 693b. In some examples, the optical/electrical communication interfaces 692 are removably connected to the circuit board 693b, e.g., by use of mechanical mechanisms such as one or more snap-on or screw-on mechanisms. An advantage of the system 690b is that in case of a malfunction at one of the optical/electrical communication interfaces 692, the faulty optical/electrical communication interface 692 can be replaced without opening the enclosure 694b.
The enclosure 694c has side panels 695c and 696c, a rear panel 697c, a top panel, and a bottom panel. In some examples, the circuit board 693c is perpendicular to the bottom panel. In some examples, the circuit board 693c is oriented at an angle in a range −60° to 60° (or −30° to 30°, or −10° to 10°, or −1° to 1° relative to a vertical direction of the bottom panel.
Each of the optical/electrical communication interfaces 692 is electrically coupled to the data processing chip 691c by electrical connectors or traces 698c that pass through the circuit board 693c in the thickness direction. For example, the electrical connectors or traces 698c can be configured as vias of the circuit board 693c. In this example, the electrical connectors or traces 698c extend to both sides of the circuit board 693b (e.g., for connecting to optical/electrical communication interfaces 692 located internal to and external of the enclosure 694b. The signal paths between the data processing chip 691c and each of the optical/electrical communication interfaces 692 can be unidirectional or bidirectional, similar to those of the systems 630, 650 and 680.
For example, the system 690c can be configured such that signals are transmitted unidirectionally between the data processing chip 691c and one of the optical/electrical communication interfaces 692, and bidirectionally between the data processing chip 691c and another one of the optical/electrical communication interfaces 692. For example, the system 690c can be configured such that signals are transmitted unidirectionally from the optical/electrical communication interface 692d to the data processing chip 691c, and unidirectionally from the data processing chip 691c to the optical/electrical communication interface 692e and/or optical/electrical communication interface 692f.
Optical connectors 699d, 699e, 699f (collectively referenced as 699) are provided to couple optical signals from the optical fibers to the optical/electrical communication interfaces 692d, 692e, 692f, respectively. The optical connectors 699 can be securely fixed, or releasably connected, to the optical/electrical communication interfaces 692, similar to those of the systems 630, 650, and 680. In the illustrated example, the optical/electrical communication interfaces 692d and optical connector 699d are oriented differently compared to the optical/electrical communication interfaces 692a and optical connector 699a of
The optical/electrical communication interface 692 can be similar to, e.g., the integrated communication device 210 (
In some examples, the optical/electrical communication interfaces 692 are securely fixed (e.g., by soldering) to the circuit board 693c. In some examples, the optical/electrical communication interfaces 692 are removably connected to the circuit board 693c, e.g., by use of mechanical mechanisms such as one or more snap-on or screw-on mechanisms. An advantage of the system 690c is that in case of a malfunction at one of the optical/electrical communication interfaces 692, the faulty optical/electrical communication interface 692 can be replaced without opening the enclosure 694c.
The enclosure 710 has side panels 712 and 714, a rear panel 716, a top panel, and a bottom panel. In some examples, the circuit board 706 and the front panel 708 are oriented at an angle in a range −60° to 60° relative to a vertical direction of the bottom panel. In some examples, the circuit board 706 is substantially parallel to the front panel 708, e.g., the angle between the surface of the circuit board 706 and the surface of the front panel 708 can be in a range of −5° to 5°. In some examples, the circuit board 706 is at an angle relative to the front panel 708, in which the angle is in a range of −45° to 45°.
For example, the angle can refer to a rotation around an axis that is parallel to the larger dimension of the front panel (e.g., the width dimension in a typical 1U, 2U, or 4U rackmount device), or a rotation around an axis that is parallel to the shorter dimension of the front panel (e.g., the height dimension in the 1U, 2U, or 4U rackmount device). The angle can also refer to a rotation around an axis along any other direction. For example, the circuit board 706 is positioned relative to the front panel such that components such as the interconnection modules, including optical modules or photonic integrated circuits, mounted on or attached to the circuit board 706 can be accessed through the front side, either through one or more openings in the front panel, or by opening the front panel to expose the components, without the need to separate the top or side panels from the bottom panel. Such orientation of the circuit board (or a substrate on which a data processing module is mounted) relative to the front panel also applies to the examples shown in
Each of the optical/electrical communication interfaces 704 is electrically coupled to the data processing chip 702 by electrical connectors or traces 718 that pass through the circuit board 706 in the thickness direction, similar to those of the system 680 (
Optical connectors 716a, 716b, 716c (collectively referenced as 716) are provided to couple optical signals from the optical fibers to the optical/electrical communication interfaces 704a, 704b, 704c, respectively. The optical connectors 716 can be securely fixed, or releasably connected, to the optical/electrical communication interfaces 704, similar to those of the systems 630, 650, and 680.
The optical/electrical communication interface 704 can be similar to, e.g., the integrated communication device 210 (
In some examples, the optical/electrical communication interfaces 704 are securely fixed (e.g., by soldering) to the circuit board 706. In some examples, the optical/electrical communication interfaces 704 are removably connected to the circuit board 706, e.g., by use of mechanical mechanisms such as one or more snap-on or screw-on mechanisms. An advantage of the system 700 is that in case of a malfunction at one of the optical/electrical communication interfaces 704, the faulty optical/electrical communication interface 704 can unplugged or decoupled from the circuit board 706 and replaced without opening the enclosure 710.
In some implementations, the optical/electrical communication interfaces 704 do not protrude through openings in the front panel 708. For example, each optical/electrical communication interface 704 can be at a distance behind the front panel 708, and a fiber patchcord or pigtail can connect the optical/electrical communication interface 704 to an optical connector on the front panel 708, similar to the examples shown in
The enclosure 732 has side panels 736 and 738, a rear panel 740, a top panel, and a bottom panel. In some examples, the circuit board 730 is perpendicular to the bottom panel. In some examples, the circuit board 730 is oriented at an angle in a range −60° to 60° relative to a vertical direction of the bottom panel.
The optical/electrical communication interface 724 includes a photonic integrated circuit 726 mounted on a substrate 728 that is electrically coupled to the circuit board 730. The optical/electrical communication interface 724 is electrically coupled to the data processing chip 722 by electrical connectors or traces 742 that pass through the circuit board 730 in the thickness direction. For example, the electrical connectors or traces 742 can be configured as vias of the circuit board 730. The signal paths between the data processing chip 722 and the optical/electrical communication interface 724 can be unidirectional or bidirectional, similar to those of the systems 630, 650, 680, and 700.
An optical connector 744 is provided to couple optical signals from the optical fibers 734 to the optical/electrical communication interface 724. The optical connector 744 can be securely fixed, or removably connected, to the optical/electrical communication interface 744, similar to those of the systems 630, 650, 680, and 700.
In some implementations, the optical/electrical communication interface 724 can be similar to, e.g., the integrated communication device 448, 462, 466, and 472 of
The optical connector 744 includes a first optical connector 746 and a second optical connector 748, in which the second optical connector 748 is optically coupled to the optical fibers 734. The first optical connector 746 can be similar to, e.g., the first optical connector part 213 (
In some examples, the optical/electrical communication interface 724 is securely fixed (e.g., by soldering) to the circuit board 730. In some examples, the optical/electrical communication interface 724 is removably connected to the circuit board 730, e.g., by use of mechanical mechanisms such as one or more snap-on or screw-on mechanisms. An advantage of the system 720 is that in case of a malfunction of the optical/electrical communication interface 724, the faulty optical/electrical communication interface 724 can be replaced without opening the enclosure 732.
The technique of using a fiber patchcord or pigtail to optically couple the photonic integrated circuit to the optical connector attached to the inner side of the front panel can also be applied to the data processing system 700 of
In the examples of
In each of the examples in
The data processing chips 758 can be similar to, e.g., the electronic processor integrated circuit, data processing chip, or host application specific integrated circuit 240 (
Although the figure shows that the optical/electrical communication interfaces 760 are mounted on the side of the circuit board 752 facing the front panel 754, the optical/electrical communication interfaces 760 can also be mounted on the side of the circuit board 752 facing the interior of the enclosure 756. The optical/electrical communication interfaces 760 can be similar to, e.g., the integrated communication devices 210 (
The circuit board 752 is positioned near a front panel 754 of an enclosure 756, and optical signals are coupled to the optical/electrical communication interfaces 760 through optical paths that pass through openings in the front panel 754. This allows users to conveniently removably connect optical fiber cables 762 to the input/output interfaces 760. The position and orientation of the circuit board 752 relative to the enclosure 756 can be similar to, e.g., those of the circuit board 654 (
In some implementations, the data processing system 750 can include multiple types of optical/electrical communication interfaces 760. For example, some of the optical/electrical communication interfaces 760 can be mounted on the same side of the circuit board 752 as the corresponding data processing chip 758, and some of the optical/electrical communication interfaces 760 can be mounted on the opposite side of the circuit board 752 as the corresponding data processing chip 758. Some of the optical/electrical communication interfaces 760 can include first and second serializers/deserializers modules, and the corresponding data processing chips 758 can include third serializers/deserializers modules, similar to the examples in
Other types of connections may be present and associated with circuit board 752 and other boards included in the enclosure 756. For example, two or more circuit boards (e.g., vertically mounted circuit boards) can be connected which may or may not include the circuit board 752. For instances in which circuit board 752 is connected to at least one other circuit board (e.g., vertically mounted in the enclosure 756), one or more connection techniques can be employed. For example, an optical/electrical communication interface (e.g., similar to optical/electrical communication interfaces 760) can be used to connect data processing chips 758 to other circuit boards. Interfaces for such connections can be located on the same side of the circuit board 752 that the processing chips 758 are mounted. In some implementations, interfaces can be located on another portion of the circuit board (e.g., a side that is opposite from the side that the processing chips 758 are mounted). Connections can utilize other portions of the circuit board 752 and/or one or more other circuit boards present in the enclosure 756. For example an interface can be located on an edge of one or more of the boards (e.g., an upper edge of a vertically mounted circuit board) and the interface can connect with one or more other interfaces (e.g., the optical/electrical communication interfaces 760, another edge mounted interface, etc.). Through such connections, two or more circuit boards can connect, receive and send signals, etc.
In the example shown in
In this example, the system 2000 includes vertically mounted line cards 2040, 2042, 2044. In this particular example, line card 2040 includes an electrical connection sockets/connector 2046 that is connected to electrical cable 2036, and line card 2042 includes an electrical connection sockets/connector 2048 that is connected to electrical cable 2032. Line card 2044 includes an electrical connection sockets/connector 2050. Each of the line cards 2040, 2042, 2044 include pluggable optical modules 2052, 2054, 2056 that can implement various interface techniques (e.g., QSFP, QSFP-DD, XFP, SFP, CFP).
In this particular example, the printed circuit board 2002 is approximate to a forward panel 2058 of the system 2000; however, the printed circuit board 2002 can be positioned in other locations within the system 2000. Multiple printed circuit boards can also be included in the system 2000. For example, a second printed circuit board 2060 (e.g., a backplane) is included in the system 2000 and is located approximate to a back panel 2062. By locating the printed circuit board 2060 towards the rear, signals (e.g., data signals) can be sent to and received from other systems (e.g., another switch box) located, for example, in the same switch rack or other location as the system 2000. In this example, a data processing chip 2064 is mounted to the printed circuit board 2060 that can perform various operations (e.g., data processing, prepare data for transmission, etc.). Similar to the printed circuit board 2002 located forward in the system 2000, the printed circuit board 2060 includes an optical/electrical communication interface 2066 that communicates with the optical/electrical communication interface 2008 (located on the same side on printed circuit board 2002 as data processing chip 2004) using optical fibers 2068. The printed circuit board 2060 includes electrical connection sockets/connectors 2070 that uses the electrical connection cable 2034 to send electrical signals to and receive electrical signals from the electrical connection sockets/connectors 2024. The printed circuit board 2060 can also communicate with other components of the system 2000, for example, one or more of the line cards. As illustrated in the figure, electrical connection sockets/connectors 2072 located on the printed circuit board 2060 uses the electrical connection cable 2074 to send electrical signals to and/or receive electrical signals from the electrical connection sockets/connector 2050 of the line card 2044. Similar to the printed circuit board 2002, other portions of the system 2000 can include timing modules. For example, the line cards 2040, 2042, and 2044 can include timing modules (respectively identified with symbol “*”, “**”, and “***”). Similarly, the second circuit board 2060 can include timing modules such as timing modules 2076 and 2078 for regenerating data, re-timing data, maintaining signal integrity, etc.
A feature of some of the systems described in this document is that the main data processing module(s) of a system, such as switch chip(s) in a switch server, and the communication interface modules that support the main data processing module(s), are configured to allow convenient access by users. In the examples shown in
In some implementations, for a single rack of rackmount servers where there is open space at the front, rear, left and right side of the rack, in each rackmount server, it is possible to place a first main data processing module and the communication interface modules supporting the first main data processing module near the front panel, place a second main data processing module and the communication interface modules supporting the second main data processing module near the left panel, place a third main data processing module and the communication interface modules supporting the third main data processing module near the right panel, and place a fourth main data processing module and the communication interface modules supporting the fourth main data processing module near the rear panel. The thermal solutions, including the placement of fans and heat dissipating devices, and the configuration of airflows around the main data processing modules and the communication interface modules, are adjusted accordingly.
For example, if a data processing server is mounted to the ceiling of a room or a vehicle, the main data processing module and the communication interface modules can be positioned near the bottom panel for easy access. For example, if a data processing server is mounted beneath the floor panel of a room or a vehicle, the main data processing module and the communication interface modules can be positioned near the top panel for easy access. The housing of the data processing system does not have to be in a box shape. For example, the housing can have curved walls, be shaped like a globe, or have an arbitrary three-dimensional shape.
In some implementations, the photonic integrated circuit 772, the first serializers/deserializers module 776, and the second serializers/deserializers module 780 can be mounted on a substrate of an integrated communication device, an optical/electrical communication interface, or an input/output interface module. The first serializers/deserializers module 776 and the second serializers/deserializers module 780 can be implemented in a single chip. In some implementations, the third serializers/deserializers module 784 can be embedded in the data processor 788, or the third serializers/deserializers module 784 can be separate from the data processor 788.
The data processor 788 generates an eighth set of parallel signals 790 that is sent to the third serializers/deserializers module 784, which generates a sixth serial electrical signal 792 based on the eighth set of parallel signals 790. The sixth serial electrical signal 792 is provided to the second serializers/deserializers module 780, which generates a fourth set of parallel signals 794 based on the sixth serial electrical signal 792. The second serializers/deserializers module 780 can condition the serial electrical signal 792 upon conversion into the fourth set of parallel electrical signals 794. The fourth set of parallel signals 794 is provided to the first serializers/deserializers module 780, which generates a second serial electrical signal 796 based on the fourth set of parallel signals 794 that is sent to the photonic integrated circuit 772. The photonic integrated circuit 772 generates a second optical signal 798 based on the second serial electrical signal 796, and sends the second optical signal 798 to an optical fiber. The first and second optical signals 770, 798 can travel on the same optical fiber or on different optical fibers.
A feature of the system 800 is that the electrical signal paths traveled by the first, fifth, sixth, and second serial electrical signals 774, 782, 792, 796 are short (e.g., less than 5 inches), to allow the first, fifth, sixth, and second serial electrical signals 782, 792 to have a high data rate (e.g., up to 50 Gbps).
In some examples, the data processor 812 processes first data carried in the first optical signal received at the first photonic integrated circuit 772, and generates second data that is carried in the fourth optical signal output from the second photonic integrated circuit 814.
The examples in
In some implementations, signals are transmitted unidirectionally from the photonic integrated circuit 772 to the data processor 788 (
It should be appreciated by those of ordinary skill in the art that the various embodiments described herein in the context of coupling light from one or more optical fibers, e.g., 226 (
The example optical systems disclosed herein should only be viewed as some of many possible embodiments that can be used to perform polarization demultiplexing and independent array pattern scaling, array geometry re-arrangement, spot size scaling, and angle-of-incidence adaptation using diffractive, refractive, reflective, and polarization-dependent optical elements, 3D waveguides and 3D printed optical components. Other implementations achieving the same set of functionalities are also covered by the spirit of this disclosure.
For example, the optical fibers can be coupled to the edges of the photonic integrated circuits, e.g., using fiber edge couplers. The signal conditioning (e.g., clock and data recovery, signal equalization, or coding) can be performed on the serial signals, the parallel signals, or both. The signal conditioning can also be performed during the transition from serial to parallel signals.
In some implementations, the data processing systems described above can be used in, e.g., data center switching systems, supercomputers, internet protocol (IP) routers, Ethernet switching systems, graphics processing work stations, and systems that apply artificial intelligence algorithms.
In the examples described above in which the figures show a first serializers/deserializers module (e.g., 216) placed adjacent to a second serializers/deserializers module (e.g., 217), it is understood that a bus processing unit 218 can be positioned between the first and second serializers/deserializers modules and perform, e.g., switching, re-routing, and/or coding functions described above.
In some implementations, the data processing systems described above includes multiple data generators that generate large amounts of data that are sent through optical fibers to the data processors for processing. For example, an autonomous driving vehicle (e.g., car, truck, train, boat, ship, submarine, helicopter, drone, airplane, space rover, or space ship) or a robot (e.g., an industrial robot, a helper robot, a medical surgery robot, a merchandise delivery robot, a teaching robot, a cleaning robot, a cooking robot, a construction robot, an entertainment robot) can include multiple high resolution cameras and other sensors (e.g., LIDARs (Light Detection and Ranging), radars) that generate video and other data that have a high data rate. The cameras and/or sensors can send the video data and/or sensor data to one or more data processing modules through optical fibers. The one or more data processing modules can apply artificial intelligence technology (e.g., using one or more neural networks) to recognize individual objects, collections of objects, scenes, individual sounds, collections of sounds, and/or situations in the environment of the vehicle and quickly determine appropriate actions for controlling the vehicle or robot.
In some implementations, a data center includes multiple systems, in which each system incorporates the techniques disclosed in
The example of
For example, the photon supply 1256 can correspond to the optical power supply 103 of
The implementation shown in
An external optical power supply or photon supply 1266 provides optical power supply signals, which can be continuous-wave light, one or more trains of periodic optical pulses, or one or more trains of non-periodic optical pulses. The power supply light is provided from the photon supply 1266 to the optical interconnect modules 1258 through optical fibers 1744, 1746a, 1746b, 1746c, respectively. For example, the optical power supply 1266 can provide both pulsed light for data modulation and synchronization, as described in U.S. patent application Ser. No. 16/847,705. This allows the high-capacity chip 1262 to be synchronized with the lower-capacity chips 1264a, 1264b, and 1264c.
An external optical power supply or photon supply 1274 provides optical power supply signals, which can be continuous-wave light, one or more trains of periodic optical pulses, or one or more trains of non-periodic optical pulses. For example, the optical power supply 1274 can provide both pulsed light for data modulation and synchronization, as described in U.S. patent application Ser. No. 16/847,705. This allows the high-capacity chip 1262 to be synchronized with the lower-capacity chips 1264a and 1264b.
Some aspects of the systems 1250, 1260, and 1270 are described in more detail in connection with
The optical module with connector 868 can be inserted into a first grid structure 870, which can function as both (i) a heat spreader/heat sink and (ii) a mechanical holding fixture for the optical module with connectors 868. The first grid structure 870 includes an array of receptors, each receptor can receive an optical module with connector 868. When assembled, the first grid structure 870 is connected to the printed circuit board 862. The first grid structure 870 can be firmly held in place relative to the printed circuit board 862 by sandwiching the printed circuit board 862 in between the first grid structure 870 and a second structure 872 (e.g., a second grid structure) located on the opposite side of the printed circuit board 862 and connected to the first grid structure 870 through the printed circuit board 862, e.g., by use of screws. Thermal vias between the first grid structure 870 and the second structure 872 can conduct heat from the front-side of the printed circuit board 862 to the heat sink 866 on the back-side of the printed circuit board 862. Additional heat sinks can also be mounted directly onto the first grid structure 870 to provide cooling in the front.
The printed circuit board 862 includes electrical contacts 876 configured to electrically connect to the removable optical module with connectors 868 after the removable optical module with connectors 868 are inserted into the first grid structure 870. The first grid structure 870 can include an opening 874 at the location in which the host application specific integrated circuit 864 is mounted on the other side of the printed circuit board 862 to allow for components such as decoupling capacitors to be mounted on the printed circuit board 862 in immediate lateral vicinity to the host application specific integrated circuit 864.
The optical connector part 882 is inserted through an opening 888 of a substrate 890 and optically coupled to a photonic integrated circuit 896 mounted on the underside of the substrate 890. The substrate 890 can be similar to the substrate 514 of
In some implementations, the upper mechanical part 904, at its underside, is brought in thermal contact with the first serializers/deserializers chip 892 and the second serializers/deserializers chip 894. The upper mechanical part 904 is also brought in thermal contact with the lower mechanical part 902. The lower mechanical part 902 includes a removable latch mechanism, e.g., two wings 906 that can be elastically bent inwards (the movement of the wings 906 are represented by a double-arrow 908 in
Referring to
To remove the optical module 880 from the first grid structure 870, the user can pull the optical fiber connector 950 and cause the balls 962 to disengage from the detents 964. The user can then bend the wings 906 inwards so that the tongues 910 disengage from the grooves 920 on the walls of the first grid structure 870.
In some implementations, the co-packaged optical module 982 includes a mechanical connector structure 984 and a smart optical assembly 986. The smart optical assembly 986 includes, e.g., a photonic integrated circuit (e.g., 896 of
In some examples, the fiber connector 983 includes guide pins 998 that are inserted into holes in the smart optical assembly 986 to improve alignment of optical components (e.g., waveguides and/or lenses) in the fiber connector 983 to optical components (e.g., optical couplers and/or waveguides) in the smart optical assembly 986. In some examples, the guide pins 998 can be chamfered shaped, or elliptical shaped that reduces wear.
In some implementations, after the fiber connector 983 is installed in the co-packaged optical module 982, the fiber connector 983 prevents the co-packaged optical module latches 990 from bending inwards, thus preventing the co-packaged optical module 982 from being inserted into, or released from, the co-packaged optical port 1000. To couple the fiber cable 996 to the data processing system, the co-packaged optical module 982 is first inserted into the co-packaged optical port 1000 without the fiber connector 983, then the fiber connector 983 is inserted into the mechanical connector structure 984. To remove the fiber cable 996 from the data processing system, the fiber connector 983 can be removed from the mechanical connector structure 984 while the co-packaged optical module 982 is still coupled to the co-packaged optical port 1000.
In some implementations, the nested connection latches can be designed to allow the co-packaged optical module 982 to be inserted in, or removed from, the co-packaged optical port 1000 when a fiber cable is connected to the co-packaged optical module 982.
The following describes rack unit thermal architectures for rackmount systems (e.g., 560 of
Referring to
For example, the data server 1300 can be a network switch server, and the at least one data processing chip 1044 can include at least one switch chip configured to process data having a total bandwidth of, e.g., about 51.2 Tbps. The at least one switch chip 1044 can be mounted on a substrate 1054 having dimensions of, e.g., about 100 mm×100 mm, and co-packaged optical modules 1056 can be mounted near the edges of the substrate 1054. The co-packaged optical modules 1056 convert input optical signals received from the optical interconnect cables 1036 to input electrical signals that are provided to the at least one switch chip 1044, and converts output electrical signals from the at least one switch chip 1044 to output optical signals that are provided to the optical interconnect cables 1036. When any of the co-packaged optical modules 1056 fails, the user needs to remove the network switch server 1030 from the server rack and open the housing 1142 in order to repair or replace the faulty co-packaged optical module 1056.
Referring to
In some implementations, the front panel 1064 includes a second printed circuit board 1068 that is oriented in a vertical direction, e.g., substantially perpendicular to the first circuit board 1066 and the bottom panel 1038. In the following, the second printed circuit board 1068 is referred to as the vertical printed circuit board 1068. The figures shows that the second printed circuit board 1066 forms part of the front panel 1064, but in some examples the second printed circuit board 1066 can also be attached to the front panel 1064, in which the front panel 1064 includes openings to allow input/output connectors to pass through. The second printed circuit board 1066 includes a first side facing the front direction relative to the housing 1062 and a second side facing the rear direction relative to the housing 1062. At least one data processing chip 1070 is electrically coupled to the second side of the vertical printed circuit board 1068, and a heat dissipating device or heat sink 1072 is thermally coupled to the at least one data processing chip 1070. In some examples, the at least one data processing chip 1070 is mounted on a substrate (e.g., a ceramic substrate), and the substrate is attached to the printed circuit board 1068.
Co-packaged optical modules 1074 (also referred to as the optical/electrical communication interfaces) are attached to the first side (i.e., the side facing the front exterior of the housing 1062) of the vertical printed circuit board 1068 for connection to external fiber cables 1076. Each fiber cable 1076 can include an array of optical fibers. By placing the co-packaged optical modules 1074 on the exterior side of the front panel 1064, the user can conveniently service (e.g., repair or replace) the co-packaged optical modules 1074 when needed. Each co-packaged optical module 1074 is configured to convert input optical signals received from the external fiber cable 1076 into input electrical signals that are transmitted to the at least one data processing chip 1070 through signal lines in or on the vertical printed circuit board 1068. The co-packaged optical module 1074 also converts output electrical signals from the at least one data processing chip 1070 into output optical signals that are provided to the external fiber cables 1076. Warm air inside the housing 1062 is vented out of the housing 1062 through the exhaust fans 1050 mounted at the rear panel 1036.
For example, the at least one data processing chip 1070 can include a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, or an application specific integrated circuit (ASIC). For example, each co-packaged optical module 1074 can include a module similar to the integrated optical communication device 448, 462, 466, or 472 of
For example, the co-packaged optical module 1074 can include a first optical connector part (e.g., 456 of
In some examples, the fiber cable 1076 can include, e.g., 10 or more cores of optical fibers, and the first optical connector part is configured to couple 10 or more channels of optical signals to the photonic integrated circuit. In some examples, the fiber cable 1076 can include 100 or more cores of optical fibers, and the first optical connector part is configured to couple 100 or more channels of optical signals to the photonic integrated circuit. In some examples, the fiber cable 1076 can include 500 or more cores of optical fibers, and the first optical connector part is configured to couple 500 or more channels of optical signals to the photonic integrated circuit. In some examples, the fiber cable 1076 can include 1000 or more cores of optical fibers, and the first optical connector part is configured to couple 1000 or more channels of optical signals to the photonic integrated circuit.
In some implementations, the photonic integrated circuit can be configured to generate first serial electrical signals based on the received optical signals, in which each first serial electrical signal is generated based on one of the channels of first optical signals. Each co-packaged optical module 1074 can include a first serializers/deserializers module that includes serializer units and deserializer units, in which the first serializers/deserializers module is configured to generate sets of first parallel electrical signals based on the first serial electrical signals and condition the electrical signals, and each set of first parallel electrical signals is generated based on a corresponding first serial electrical signal. Each co-packaged optical module 1074 can include a second serializers/deserializers module that includes serializer units and deserializer units, in which the second serializers/deserializers module is configured to generate second serial electrical signals based on the sets of first parallel electrical signals, and each second serial electrical signal is generated based on a corresponding set of first parallel electrical signals.
In some examples, the rackmount server 1060 can include 4 or more co-packaged optical modules 1074 that are configured to be removably coupled to corresponding second optical connector parts that are attached to corresponding fiber cables 1076. For example, the rackmount server 1060 can include 16 or more co-packaged optical modules 1074 that are configured to be removably coupled to corresponding second optical connector parts that are attached to corresponding fiber cables 1076. In some examples, each fiber cable 1076 can include 10 or more cores of optical fibers. In some examples, each fiber cable 1076 can include 100 or more cores of optical fibers. In some examples, each fiber cable 1076 can include 500 or more cores of optical fibers. In some examples, each fiber cable 1076 can include 1000 or more cores of optical fibers. Each optical fiber can transmit one or more channels of optical signals. For example, the at least one data processing chip 1070 can include a network switch that is configured to receive data from an input port associated with a first one of the channels of optical signals, and forward the data to an output port associated with a second one of the channels of optical signals.
In some implementations, the co-packaged optical modules 1074 is removably coupled to the vertical printed circuit board 1068. For example, the co-packaged optical modules 1074 can be electrically coupled to the vertical printed circuit board 1068 using electrical contacts that include, e.g., spring-loaded elements, compression interposers, or land-grid arrays.
Referring to
In some implementations, a left air louver 1088a and a right air louver 1088b are installed in the housing 1082 to direct airflow toward the heat dissipating device 1072. The air louvers 1088a, 1088b (collectively referenced as 1088) partitions the space in the housing 1082 and forces air to flow from the inlet fans 1086a and 1086b, pass over surfaces of fins of the heat dissipating device 1072, and towards an opening 1090 between distal ends of the air louvers 1088. The directions of air flow near the inlet fans 1086a and 1086b are represented by arrows 1092a and 1092b. The air louvers 1088 increase the amount of air flows across the surfaces of the heat sink fins and enhance the efficiency of heat removal. The heat sink fins are oriented to extend along planes that are substantially parallel to the bottom surface 1038 of the housing 1082. For example, the air louvers 1088 can have a curved shape, e.g., an S-shape as shown in the figure. The curved shape of the air louvers 1088 can be configured to maximize the efficiency of the heat sink. In some examples, the air louvers 1088 can also have a linear shape.
For example, the heat sink can be a plate-fin heat sink, a pin-fin heat sink, or a plate-pin-fin heat sink. The pins can have a square or circular cross section. The heat sink configuration (e.g., pin pitch, length of pins or fins) and the louver configuration can be designed to optimize heat sink efficiency.
For example, the co-packaged optical modules 1074 can be electrically coupled to the vertical printed circuit board 1068 using electrical contacts that include, e.g., spring-loaded elements, compression interposers, or land-grid arrays. For example, when compression interposers are used, the vertical circuit board 1068 can be positioned such that the face of compression interposers of the co-packaged optical module 1074 is coplanar with the face plate 1064 and the inlet fans 1086.
Referring to
In some implementations heat removal efficiency can be improved by positioning the vertical circuit board 1068 and the heat dissipating device 1072 further toward the rear of the housing so that a larger amount of air flows across the surface of the fins of the heat dissipating device 1072.
Referring to
By providing the inset portion 1106 in the front panel 1104, the fins of the heat dissipating device 1072 can be more optimally positioned to be closer to the main air flow generated by the inlet fans 1086, while maintaining serviceability of the co-packaged optical modules 1074, e.g., allowing the user to repair or replace damaged co-packaged optical modules 1074 without opening the housing 1102. The heat sink configuration (e.g., pin pitch, length of pins or fins) and the louver configuration can be designed to optimize heat sink efficiency. In addition, the front panel inset distance d can be optimized to improve heat sink efficiency.
Referring to
Referring to
Each vertical printed circuit board 1126 has a first surface and a second surface. The first surface defines the length and width of the vertical printed circuit board 1126. The distance between the first and second surfaces defines the thickness of the vertical printed circuit board 1126. The vertical printed circuit board 1126a or 1126b is oriented such that the first surface extends along a plane that is substantially parallel to the front-to-rear direction relative to the housing 1122. At least one data processing chip 1128a or 1128b is electrically coupled to the first surface of the vertical printed circuit board 1126a or 1126b, respectively. In some examples, the at least one data processing chip 1128a or 1128b is mounted on a substrate (e.g., a ceramic substrate), and the substrate is attached to the printed circuit board 1126a or 1126b. A heat dissipating device 1130a or 1130b is thermally coupled to the at least one data processing chip 1128a or 1128b, respectively. The heat dissipating device 1130 includes fins that extend along planes that are substantially parallel to the bottom panel 1038 of the housing 1122. The heat sinks 1130a and 1130b are positioned directly behind to the inlet fans 1086a and 1086b, respectively, to maximize air flow across the fins and/or pins of the heat sinks 1130.
At least one co-packaged optical module 1132a or 1132b is mounted on the second side of the vertical printed circuit board 1126a or 1126b, respectively. The co-packaged optical modules 1132 are optically coupled, through optical interconnection links, to optical interfaces (not shown in the figure) mounted on the front panel 1124. The optical interfaces are optically coupled to external fiber cables. The orientations of the vertical printed circuit boards 1126 and the fins of the heat dissipating devices 1130 are selected to maximize heat removal.
Referring to
For example, the inset portion 1158 includes a first wall 1162, a second wall 1164, and a third wall 1166. The first wall 1162 is substantially parallel to the second wall 1164, and the third wall 1166 is positioned between the first wall 1162 and the second wall 1164. For example, the first wall 1162 extends along a direction that is substantially parallel to the front-to-rear direction relative to the housing 1122. The vertical printed circuit board 1152a is attached to the first wall 1162 of the inset portion 1158, and the vertical printed circuit board 1152b is attached to the first wall 1162 of the inset portion 1158. The first wall 1162 includes openings to allow the co-packaged optical modules 1160a to pass through, and the second wall 1164 includes openings to allow the co-packaged optical modules 1160b to pass through. For example, an inlet fan 1086c can be mounted on the third wall 1166.
Each vertical printed circuit board 1152 has a first surface and a second surface. The first surface defines the length and width of the vertical printed circuit board 1152. The distance between the first and second surfaces defines the thickness of the vertical printed circuit board 1152. The vertical printed circuit board 1152a or 1152b is oriented such that the first surface extends along a plane that is substantially parallel to the front-to-rear direction relative to the housing 1154. At least one data processing chip 1170a or 1170b is electrically coupled to the first surface of the vertical printed circuit board 1152a or 1152b, respectively. In some examples, the at least one data processing chip 1170a or 1170b is mounted on a substrate (e.g., a ceramic substrate), and the substrate is attached to the printed circuit board 1152a or 1152b. A heat dissipating device 1168a or 1168b is thermally coupled to the at least one data processing chip 1170a or 1170b, respectively. The heat dissipating device 1168 includes fins that extend along planes that are substantially parallel to the bottom panel 1038 of the housing 1154. The heat sinks 1168a and 1168b are positioned directly behind to the inlet fans 1086a and 1086b, respectively, to maximize air flow across the fins and/or pins of the heat sinks 1168a and 1168b.
Referring to
For example, a first vertical printed circuit board 1152a is attached to the first wall 1188, and a second vertical printed circuit board 1152b is attached to the second wall 1190. Comparing the rackmount server 1180 with the rackmount servers 1060 of
Positioning the first and second walls 1188, 1190 at an angle between 0 and 90° relative to the nominal plane of the front panel improves access and field serviceability of the co-packaged optical modules. Comparing the rackmount server 1180 with the rackmount server 1150 of
For examples, intake fans 1086a and 1086b can be mounted on the front panel 1184. Outside air is drawn in by the intake fans 1086a, 1086b, passes through the surfaces of the fins and/or pins of the heatsinks 1168a, 1168b, and flows towards the rear of the housing 1182. Examples of the flow directions for the air entering through the intake fans 1186a and 1186b are represented by arrows 1198a, 1198b, 1198c, and 1198d.
Referring to
For example, fiber cables connected to the co-packaged optical modules 1074 can block air flow for the intake fan 1086c if the intake fan 1086c is configured to receive air through openings directly in front of the intake fan 1086c. By using the upper air vent 1194a, the lower air vent 1194b, and the baffles to direct air flow as described above, the heat dissipating efficiency of the system can be improved (as compared to not having the air vents 1194 and the baffles).
Referring to
In some implementations, the examples of rackmount servers shown in in
Referring to
Co-packaged optical modules 1074 (also referred to as the optical/electrical communication interfaces) are attached to the first side (i.e., the side facing the front exterior of the housing 1222) of the vertical printed circuit board 1230. In some examples, the co-packaged optical modules 1074 are mounted on a substrate that is attached to the vertical printed circuit board 1230, in which electrical contacts on the substrate are electrically coupled to corresponding electrical contacts on the vertical printed circuit board 1230. In some examples, the at least one data processing chip 1070 is mounted on the rear side of the substrate, and the co-packaged optical modules 1074 are removably attached to the front side of the substrate, in which the substrate provides high speed connections between the at least one data processing chip 1070 and the co-packaged optical modules 1074. For example, the substrate can be attached to a front side of the printed circuit board 1068, in which the printed circuit board 1068 includes one or more openings that allow the at least one data processing chip 1070 to be mounted on the rear side of the substrate. The printed circuit board 1068 can provide from a motherboard electrical power to the substrate (and hence to the at least one data processing chip 1070 and the co-packaged optical modules 1074, and allow the at least one data processing chip 1070 and the co-packaged optical modules 1074 to connect to the motherboard using low-speed electrical links. An array of co-packaged optical modules 1074 can be mounted on the vertical printed circuit board 1230 (or the substrate), similar to the examples shown in
In some implementations, the rackmount server 1220 is pre-populated with co-packaged optical modules 1074, and the user does not need to access the co-packaged optical modules 1074 unless the modules need maintenance. During normal operation of the rackmount server 1220, the user mostly accesses the first fiber connector parts 1232 on the front panel 1224 to connect to fiber cables 1238.
One or more intake fans, e.g., 1086a, 1086b, can be mounted on the front panel 1224, similar to the examples shown in
The rackmount server 1220 can have a number of advantages. By placing the vertical printed circuit board 1230 at a recessed position inside the housing 1222, the vertical printed circuit board 1230 is better protected by the housing 1222, e.g., preventing users from accidentally bumping into the circuit board 1230. By orienting the vertical printed circuit board 1230 substantially parallel to the front panel 1224 and mounting the co-packaged optical modules 1074 on the side of the circuit board 1230 facing the front direction, the co-packaged optical modules 1074 can be accessible to users for maintenance without the need to remove the rackmount server 1220 from the rack.
In some implementations, the front panel 1224 is coupled to the bottom panel 1038 using a hinge 1228 and configured such that the front panel 1224 can be securely closed during normal operation of the rackmount server 1220 and easily opened for maintenance. For example, if a co-packaged optical module 1074 fails, a technician can open and rotate the front panel 1224 down to a horizontal position to gain access to the co-packaged optical module 1074 to repair or replace it. For example, the movements of the front panel 1224 is represented by the bi-directional arrow 1250. In some implementations, different fiber jumpers 1234 can have different lengths, depending on the distance between the parts that are connected by the fiber jumpers 1234. For example, the distance between the co-packaged optical module 1074 and the first fiber connector part 1232 connected by the fiber jumper 1234a is less than the distance between the co-packaged optical module 1074 and the first fiber connector part 1232 connected by the fiber jumper 1234b, so the fiber jumper 1234a can be shorter than the fiber jumper 1234b. This way, by using fiber jumpers with appropriate lengths, it is possible to reduce the clutter caused by the fiber jumpers 1234 inside the housing 1222 when the front panel 1224 is closed and in its vertical position.
In some implementations, the front panel 1224 can be configured to be opened and lifted upwards using lift-up hinges. This can be useful when the rackmount server is positioned near the top of the rack. In some examples, the front panel 1224 can be coupled to the side panel 1040 by using a hinge so that the front panel 1224 can be opened and rotated sideways. In some examples, the front panel can include a left front subpanel and a right front subpanel, in which the left front subpanel is coupled to the left side panel 1040 by using a first hinge, and the right front subpanel is coupled to the right panel 1040 by using a second hinge. The left front subpanel can be opened and rotated towards the left side, and the right front subpanel can be opened and rotated towards the right side. These various configurations for the front panel enable protection of the vertical printed circuit board 1230 and convenient access to the co-packaged optical modules 1074.
In some examples, the front panel can have an inset portion, similar to the example shown in
Referring to
For example, the first wall 1242a can be coupled to the bottom or top panel through hinges so that the first wall 1242a can be closed during normal operation of the rackmount server 1240 and opened for maintenance of the server 1240. The distance w2 between the first wall 1242a and the second wall 1242b is selected to be sufficiently large to enable the first wall 1242a and the second wall 1242b to be opened properly. This design has advantages similar to those of the rackmount server 1220 in
In some implementations, a rackmount server can be similar to the rackmount server 1180 shown in
A feature of the thermal architecture for the rackmount units (e.g., the rackmount servers 1060 of
In some implementations, for the examples shown in
In some implementations, for the examples shown in
In the examples shown in
Referring to
A heat dissipating module 1846, e.g., a heat sink, is thermally coupled to the data processor 1844 and configured to dissipate heat generated by the data processor 1828 during operation. The heat dissipating module 1846 can be similar to the heat dissipating device 1072 of
In some implementations, the active airflow management system includes an inlet fan 1848 that is positioned at a left side of the heat dissipating module 1846 and oriented to blow incoming air to the right toward the heat dissipating module 1846. A front opening 1850 provides incoming air for the inlet fan 1848. The front opening 1850 can be positioned to the left of the inlet fan 1848. In the example of
In some implementations, a baffle or an air louver 1852 (or internal panel or internal wall) is provided to guide the air entering the opening 1850 towards the inlet fan 1848. An arrow 1854 shows the general direction of airflow from the opening 1850 to the inlet fan 1848. In some examples, the air louver 1852 extends from the left side panel 1828 of the housing 1840 to a rear edge of the inlet fan 1848. The air louver 1852 can be straight or curved. In some examples, the air louver 1852 can be configured to guide the inlet air blown from the inlet fan 1848 towards the heat dissipating module 1846. For example, the air louver 1852 can extend from the left side panel 1828 to the left edge of the heat dissipating module 1846. For example, the air louver 1852 can extend from the left side panel 1828 to a position at or near the rear of the heat dissipating module 1846, in which the position can be anywhere from the left rear portion of the heat dissipating module 1846 to the right rear portion of the heat dissipating module 1846. The air louver 1852 can extend from the bottom panel 1841 to the top panel 1843 in the vertical direction. An arrow 1856 shows the general direction of air flow through and out of the heating dissipating module 1846.
For example, the air louver 1852, a front portion of the left side panel 1828, the front panel 1826, the circuit board 1822, a front portion of the bottom panel 1841, and a front portion of the top panel 1843 can form an air duct that guides the incoming cool air to flow across the heat dissipating surface of the heat dissipating module 1846. Depending on the design, the air duct can extend to the left edge of the heat dissipating module 1846, to a middle portion of the heat dissipating module 1846, or extend approximately the entire length (from left to right) of the heat dissipating module 1846.
The inlet fan 1848 and the air louver 1852 are designed to improve airflow across the heat dissipating surface of the heat dissipating module 1846 to optimize or maximize heat dissipation from the data processor 1844 through the heat dissipating module 1846 to the ambient air. Different rackmount servers can have vertically mounted circuit boards with different lengths, can have data processors with different heat dissipation requirements, and can have heat dissipating modules with different designs. For example, the heat sink fins and/or pins can have different configurations. The inlet fan 1848 and the air louver 1852 can also have any of various configurations in order to optimize or maximize the heat dissipation from the data processor 1844. In the example of
In some examples, orienting the inlet fan to face towards the side direction instead of the front direction (as in the examples shown in
The front panel 1826 includes openings or interface ports 1860 that allow the rackmount server 1820 to be coupled to optical fiber cables and/or electrical cables. In some implementations, co-packaged optical modules 1870 can be inserted into the interface ports 1860, in which the co-packaged optical modules 1870 function as optical/electrical communication interfaces for the data processor 1844. The co-packaged optical modules have been described earlier in this document.
In some implementations, the active airflow management system includes an inlet fan 1894 that is positioned at a left side of the heat dissipating module 1846 and oriented to blow inlet air to the right toward the heat dissipating module 1846. A front opening 1850 allows incoming air to pass to the inlet fan 1894. The front opening 1850 can be positioned to the left of the inlet fan 1894. For example, the inlet fan 1894 can have a rotational axis that is at an angle θ relative to the front panel 1826, in which θ≤45°. In some examples, θ≤25°. In some examples, θ≤5°. In some examples, the circuit board 1822 is substantially parallel to the front panel 1826, and the rotational axis of the inlet fan 1894 is substantially parallel to the circuit board 1822.
In some implementations, a first baffle or air louver 1892 is provided to guide air from the opening 1850 towards the inlet fan 1894, and from the inlet fan 1894 towards the heat dissipating module 1846. A second baffle or air louver 1908 is provided to guide air from the right portion of the heat dissipating module 1846 toward the rear of the rackmount server 1890. The first and second air louvers 1892, 1894 can extend from the bottom panel to the top panel in the vertical direction.
An arrow 1902 shows a general direction of airflow from the opening 1850 to the inlet fan 1894. An arrow 1904 shows a general direction of airflow from the inlet fan 1894 to, and through, a center portion the heat dissipating module 1846. An arrow 1906 shows a general direction of airflow through, and exiting, the right portion of the heat dissipating module 1846. The first air louver 1892, a front portion of the left panel, a front portion of the top panel, a front portion of the bottom panel, the front panel 1826, the circuit board 1822, and the second air louver 1908 in combination form a duct that channels the air to flow through the entire heat dissipating module 1846, or a substantial portion of the heat dissipating module 1846, thereby increasing the efficiency of heat dissipation from the data processor 1844.
In this example, the first air louver 1892 includes a left curved section 1896, a middle straight section 1898, and a right curved section 1900. The left curved section 1896 extends from the left side panel to the inlet fan 1894. The left curved section 1896 directs incoming air to turn from flowing in the rear direction to flowing in the left-to-right direction. The middle straight section 1898 is positioned to the rear of the heat dissipating module 1846 and extends from the inlet fan 1894 to beyond the center portion of the heat dissipating module 1846. The middle straight section 1898 directs the air to flow generally in a left-to-right direction through a substantial portion (e.g., more than half) of the heat dissipating module 1846. The right curved section 1900 and the second air louver 1908 in combination guide the air to turn from flowing in the left-to-right direction to flowing in a rear direction. The designs of the first and second air louvers 1892, 1908 are selected to optimize the heat dissipation efficiency. The heat dissipating module 1846 can have a design that is different from what is shown in the figure, and the first and second air louvers 1892, 1908 can also be modified accordingly.
In the example of
A first external photon supply 1286 provides optical power supply light to the first communication transponder 1282 through a first optical power supply link 1292, and a second external photon supply 1288 provides optical power supply light to the second communication transponder 1284 through a second optical power supply link 1294. In one example embodiment, the first external photon supply 1286 and the second external photon supply 1288 provide continuous wave laser light at the same optical wavelength. In another example embodiment, the first external photon supply 1286 and the second external photon supply 1288 provide continuous wave laser light at different optical wavelengths. In yet another example embodiment, the first external photon supply 1286 provides a first sequence of optical frame templates to the first communication transponder 1282, and the second external photon supply 1288 provides a second sequence of optical frame templates to the second communication transponder 1284. For example, as described in U.S. patent Ser. No. 16/847,705, each of the optical frame templates can include a respective frame header and a respective frame body, and the frame body includes a respective optical pulse train. The first communication transponder 1282 receives the first sequence of optical frame templates from the first external photon supply 1286, loads data into the respective frame bodies to convert the first sequence of optical frame templates into a first sequence of loaded optical frames that are transmitted through the first optical communication link 1290 to the second communication transponder 1284. Similarly, the second communication transponder 1284 receives the second sequence of optical frame templates from the second external photon supply 1288, loads data into the respective frame bodies to convert the second sequence of optical frame templates into a second sequence of loaded optical frames that are transmitted through the first optical communication link 1290 to the first communication transponder 1282.
In some implementations, each co-packaged optical module (e.g., 1312, 1316) includes a photonic integrated circuit configured to convert input optical signals to input electrical signals that are provided to a data processor, and convert output electrical signals from the data processor to output optical signals. The co-packaged optical module can include an electronic integrated circuit configured to process the input electrical signals from the photonic integrated circuit before the input electrical signals are transmitted to the data processor, and to process the output electrical signals from the data processor before the output electrical signals are transmitted to the photonic integrated circuit. In some implementations, the electronic integrated circuit can include a plurality of serializers/deserializers configured to process the input electrical signals from the photonic integrated circuit, and to process the output electrical signals transmitted to the photonic integrated circuit. The electronic integrated circuit can include a first serializers/deserializers module having multiple serializer units and deserializer units, in which the first serializers/deserializers module is configured to generate a plurality of sets of first parallel electrical signals based on a plurality of first serial electrical signals provided by the photonic integrated circuit, and condition the electrical signals, in which each set of first parallel electrical signals is generated based on a corresponding first serial electrical signal. The electronic integrated circuit can include a second serializers/deserializers module having multiple serializer units and deserializer units, in which the second serializers/deserializers module is configured to generate a plurality of second serial electrical signals based on the plurality of sets of first parallel electrical signals, and each second serial electrical signal is generated based on a corresponding set of first parallel electrical signals. The plurality of second serial electrical signals can be transmitted toward the data processor.
The first switch box 1302 includes an external optical power supply 1322 (i.e., external to the co-packaged optical module) that provides optical power supply light through an optical connector array 1324. In this example, the optical power supply 1322 is located internal of the housing of the switch box 1302. Optical fibers 1326 are optically coupled to an optical connector 1328 (of the optical connector array 1324) and the co-packaged optical module 1312. The optical power supply 1322 sends optical power supply light through the optical connector 1328 and the optical fibers 1326 to the co-packaged optical module 1312. For example, the co-packaged optical module 1312 includes a photonic integrated circuit that modulates the power supply light based on data provided by a data processor to generate a modulated optical signal, and transmits the modulated optical signal to the co-packaged optical module 1316 through one of the optical fibers in the fiber bundle 1318.
In some examples, the optical power supply 1322 is configured to provide optical power supply light to the co-packaged optical module 1312 through multiple links that have built-in redundancy in case of malfunction in some of the optical power supply modules. For example, the co-packaged optical module 1312 can be designed to receive N channels of optical power supply light (e.g., N1 continuous wave light signals at the same or at different optical wavelengths, or N1 sequences of optical frame templates), N1 being a positive integer, from the optical power supply 1322. The optical power supply 1322 provides N1+M1 channels of optical power supply light to the co-packaged optical module 1312, in which M1 channels of optical power supply light are used for backup in case of failure of one or more of the N1 channels of optical power supply light, M1 being a positive integer.
The second switch box 1304 receives optical power supply light from a co-located optical power supply 1330, which is, e.g., external to the second switch box 1304 and located near the second switch box 1304, e.g., in the same rack as the second switch box 1304 in a data center. The optical power supply 1330 includes an array of optical connectors 1332. Optical fibers 1334 are optically coupled to an optical connector 1336 (of the optical connectors 1332) and the co-packaged optical module 1316. The optical power supply 1330 sends optical power supply light through the optical connector 1336 and the optical fibers 1334 to the co-packaged optical module 1316. For example, the co-packaged optical module 1316 includes a photonic integrated circuit that modulates the power supply light based on data provided by a data processor to generate a modulated optical signal, and transmits the modulated optical signal to the co-packaged optical module 1312 through one of the optical fibers in the fiber bundle 1318.
In some examples, the optical power supply 1330 is configured to provide optical power supply light to the co-packaged optical module 1316 through multiple links that have built-in redundancy in case of malfunction in some of the optical power supply modules. For example, the co-packaged optical module 1316 can be designed to receive N2 channels of optical power supply light (e.g., N2 continuous wave light signals at the same or at different optical wavelengths, or N2 sequences of optical frame templates), N2 being a positive integer, from the optical power supply 1322. The optical power supply 1322 provides N2+M2 channels of optical power supply light to the co-packaged optical module 1312, in which M2 channels of optical power supply light are used for backup in case of failure of one or more of the N2 channels of optical power supply light, M2 being a positive integer.
The optical cable assembly 1340 includes a first optical fiber connector 1342, a second optical fiber connector 1344, a third optical fiber connector 1346, and a fourth optical fiber connector 1348. The first optical fiber connector 1342 is designed and configured to be optically coupled to the first co-packaged optical module 1312. For example, the first optical fiber connector 1342 can be configured to mate with a connector part of the first co-packaged optical module 1312, or a connector part that is optically coupled to the first co-packaged optical module 1312. The first, second, third, and fourth optical fiber connectors 1342, 1344, 1346, 1348 can comply with an industry standard that defines the specifications for optical fiber interconnection cables that transmit data and control signals, and optical power supply light.
The first optical fiber connector 1342 includes optical power supply (PS) fiber ports, transmitter (TX) fiber ports, and receiver (RX) fiber ports. The optical power supply fiber ports provide optical power supply light to the co-packaged optical module 1312. The transmitter fiber ports allow the co-packaged optical module 1312 to transmit output optical signals (e.g., data and/or control signals), and the receiver fiber ports allow the co-packaged optical module 1312 to receive input optical signals (e.g., data and/or control signals). Examples of the arrangement of the optical power supply fiber ports, the transmitter ports, and the receiver ports in the first optical fiber connector 1342 are shown in
The second optical fiber connector 1344 is designed and configured to be optically coupled to the second co-packaged optical module 1316. The second optical fiber connector 1344 includes optical power supply fiber ports, transmitter fiber ports, and receiver fiber ports. The optical power supply fiber ports provide optical power supply light to the co-packaged optical module 1316. The transmitter fiber ports allow the co-packaged optical module 1316 to transmit output optical signals, and the receiver fiber ports allow the co-packaged optical module 1316 to receive input optical signals. Examples of the arrangement of the optical power supply fiber ports, the transmitter ports, and the receiver ports in the second optical fiber connector 1344 are shown in
The third optical connector 1346 is designed and configured to be optically coupled to the power supply 1322. The third optical connector 1346 includes optical power supply fiber ports (e.g., 1757) through which the power supply 1322 can output the optical power supply light. The fourth optical connector 1348 is designed and configured to be optically coupled to the power supply 1330. The fourth optical connector 1348 includes optical power supply fiber ports (e.g., 1762) through which the power supply 1322 can output the optical power supply light.
In some implementations, the optical power supply fiber ports, the transmitter fiber ports, and the receiver fiber ports in the first and second optical fiber connectors 1342, 1344 are designed to be independent of the communication devices, i.e., the first optical fiber connector 1342 can be optically coupled to the second switch box 1304, and the second optical fiber connector 1344 can be optically coupled to the first switch box 1302 without any re-mapping of the fiber ports. Similarly, the optical power supply fiber ports in the third and fourth optical fiber connectors 1346, 1348 are designed to be independent of the optical power supplies, i.e., if the first optical fiber connector 1342 is optically coupled to the second switch box 1304, the third optical fiber connector 1346 can be optically coupled to the second optical power supply 1330. If the second optical fiber connector 1344 is optically coupled to the first switch box 1302, the fourth optical fiber connector 1348 can be optically coupled to the first optical power supply 1322.
The optical cable assembly 1340 includes a first optical fiber guide module 1350 and a second optical fiber guide module 1352. The optical fiber guide module depending on context is also referred to as an optical fiber coupler or splitter because the optical fiber guide module combines multiple bundles of fibers into one bundle of fibers, or separates one bundle of fibers into multiple bundles of fibers. The first optical fiber guide module 1350 includes a first port 1354, a second port 1356, and a third port 1358. The second optical fiber guide module 1352 includes a first port 1360, a second port 1362, and a third port 1364. The fiber bundle 1318 extends from the first optical fiber connector 1342 to the second optical fiber connector 1344 through the first port 1354 and the second port 1356 of the first optical fiber guide module 1350 and the second port 1362 and the first port 1360 of the second optical fiber guide module 1352. The optical fibers 1326 extend from the third optical fiber connector 1346 to the first optical fiber connector 1342 through the third port 1358 and the first port 1354 of the first optical fiber guide module 1350. The optical fibers 1334 extend from the fourth optical fiber connector 1348 to the second optical fiber connector 1344 through the third port 1364 and the first port 1360 of the second optical fiber guide module 1352.
A portion (or section) of the optical fibers 1318 and a portion of the optical fibers 1326 extend from the first port 1354 of the first optical fiber guide module 1350 to the first optical fiber connector 1342. A portion of the optical fibers 1318 extend from the second port 1356 of the first optical fiber guide module 1350 to the second port 1362 of the second optical fiber guide module 1352, with optional optical connectors (e.g., 1320) along the paths of the optical fibers 1318. A portion of the optical fibers 1326 extend from the third port 1358 of the first optical fiber connector 1350 to the third optical fiber connector 1346. A portion of the optical fibers 1334 extend from the third port 1364 of the second optical fiber connector 1352 to the fourth optical fiber connector 1348.
The first optical fiber guide module 1350 is designed to restrict bending of the optical fibers such that the bending radius of any optical fiber in the first optical fiber guide module 1350 is greater than the minimum bending radius specified by the optical fiber manufacturer to avoid excess optical light loss or damage to the optical fiber. For example, the minimum bend radii can be 2 cm, 1 cm, 5 mm, or 2.5 mm. Other bend radii are also possible. For example, the fibers 1318 and the fibers 1326 extend outward from the first port 1354 along a first direction, the fibers 1318 extend outward from the second port 1356 along a second direction, and the fibers 1326 extend outward from the third port 1358 along a third direction. A first angle is between the first and second directions, a second angle is between the first and third directions, and a third angle is between the second and third directions. The first optical fiber guide module 1350 can be designed to limit the bending of optical fibers so that each of the first, second, and third angles is in a range from, e.g., 30° to 180°.
For example, the portion of the optical fibers 1318 and the portion of the optical fibers 1326 between the first optical fiber connector 1342 and the first port 1354 of the first optical fiber guide module 1350 can be surrounded and protected by a first common sheath 1366. The optical fibers 1318 between the second port 1356 of the first optical fiber guide module 1350 and the second port 1362 of the second optical fiber guide module 1352 can be surrounded and protected by a second common sheath 1368. The portion of the optical fibers 1318 and the portion of the optical fibers 1334 between the second optical fiber connector 1344 and the first port 1360 of the second optical fiber guide module 1352 can be surrounded and protected by a third common sheath 1369. The optical fibers 1326 between the third optical fiber connector 1346 and the third port 1358 of the first optical fiber guide module 1350 can be surrounded and protected by a fourth common sheath 1367. The optical fibers 1334 between the fourth optical fiber connector 1348 and the third port 1364 of the second optical fiber guide module 1352 can be surrounded and protected by a fifth common sheath 1370. Each of the common sheaths can be laterally flexible and/or laterally stretchable, as described in, e.g., U.S. patent application Ser. No. 16/822,103.
One or more optical cable assemblies 1340 (
One or more optical cable assemblies 1340 and other optical cable assemblies (e.g., 1400 of
An external photon supply 1382 provides optical power supply light to the first communication transponder 1282 through a first optical power supply link 1384, and provides optical power supply light to the second communication transponder 1284 through a second optical power supply link 1386. In one example, the external photon supply 1382 provides continuous wave light to the first communication transponder 1282 and to the second communication transponder 1284. In one example, the continuous wave light can be at the same optical wavelength. In another example, the continuous wave light can be at different optical wavelengths. In yet another example, the external photon supply 1382 provides a first sequence of optical frame templates to the first communication transponder 1282, and provides a second sequence of optical frame templates to the second communication transponder 1284. Each of the optical frame templates can include a respective frame header and a respective frame body, and the frame body includes a respective optical pulse train. The first communication transponder 1282 receives the first sequence of optical frame templates from the external photon supply 1382, loads data into the respective frame bodies to convert the first sequence of optical frame templates into a first sequence of loaded optical frames that are transmitted through the first optical communication link 1290 to the second communication transponder 1284. Similarly, the second communication transponder 1284 receives the second sequence of optical frame templates from the external photon supply 1382, loads data into the respective frame bodies to convert the second sequence of optical frame templates into a second sequence of loaded optical frames that are transmitted through the first optical communication link 1290 to the first communication transponder 1282.
As discussed above in connection with
In an example embodiment, the first switch box 1302 includes an external optical power supply 1322 that provides optical power supply light to both the co-packaged optical module 1312 in the first switch box 1302 and the co-packaged optical module 1316 in the second switch box 1304. In another example embodiment, the optical power supply can be located outside the switch box 1302 (cf. 1330,
The optical cable assembly 1400 includes a first optical fiber connector 1402, a second optical fiber connector 1404, and a third optical fiber connector 1406. The first optical fiber connector 1402 is similar to the first optical fiber connector 1342 of
In some examples, optical connector array 1324 of the optical power supply 1322 can include a first type of optical connectors that accept optical fiber connectors having 4 optical power supply fiber ports, as in the example of
The port mappings of the optical fiber connectors shown in
The optical cable assembly 1400 includes an optical fiber guide module 1408, which includes a first port 1410, a second port 1412, and a third port 1414. The optical fiber guide module 1408 depending on context is also referred as an optical fiber coupler (for combining multiple bundles of optical fibers into one bundle of optical fiber) or an optical fiber splitter (for separating a bundle of optical fibers into multiple bundles of optical fibers). The fiber bundle 1318 extends from the first optical fiber connector 1402 to the second optical fiber connector 1404 through the first port 1410 and the second port 1412 of the optical fiber guide module 1408. The optical fibers 1392 extend from the third optical fiber connector 1406 to the first optical fiber connector 1402 through the third port 1414 and the first port 1410 of the optical fiber guide module 1408. The optical fibers 1394 extend from the third optical fiber connector 1406 to the second optical fiber connector 1404 through the third port 1414 and the second port 1412 of the optical fiber guide module 1408.
A portion of the optical fibers 1318 and a portion of the optical fibers 1392 extend from the first port 1410 of the optical fiber guide module 1408 to the first optical fiber connector 1402. A portion of the optical fibers 1318 and a portion of the optical fibers 1394 extend from the second port 1412 of the optical fiber guide module 1408 to the second optical fiber connector 1404. A portion of the optical fibers 1394 extend from the third port 1414 of the optical fiber connector 1408 to the third optical fiber connector 1406.
The optical fiber guide module 1408 is designed to restrict bending of the optical fibers such that the radius of curvature of any optical fiber in the optical fiber guide module 1408 is greater than the minimum radius of curvature specified by the optical fiber manufacturer to avoid excess optical light loss or damage to the optical fiber. For example, the optical fibers 1318 and the optical fibers 1392 extend outward from the first port 1410 along a first direction, the optical fibers 1318 and the optical fibers 1394 extend outward from the second port 1412 along a second direction, and the optical fibers 1392 and the optical fibers 1394 extend outward from the third port 1414 along a third direction. A first angle is between the first and second directions, a second angle is between the first and third directions, and a third angle is between the second and third directions. The optical fiber guide module 1408 is designed to limit the bending of optical fibers so that each of the first, second, and third angles is in a range from, e.g., 30° to 180°.
For example, the portion of the optical fibers 1318 and the portion of the optical fibers 1392 between the first optical fiber connector 1402 and the first port 1410 of the optical fiber guide module 1408 can be surrounded and protected by a first common sheath 1416. The optical fibers 1318 and the optical fibers 1394 between the second optical fiber connector 1404 and the second port 1412 of the optical fiber guide module 1408 can be surrounded and protected by a second common sheath 1418. The optical fibers 1392 and the optical fibers 1394 between the third optical fiber connector 1406 and the third port 1414 of the optical fiber guide module 1408 can be surrounded and protected by a third common sheath 1420. Each of the common sheaths can be laterally flexible and/or laterally stretchable.
An external photon supply 1446 provides optical power supply light to the first communication transponder 1432 through a first optical power supply link 1448, provides optical power supply light to the second communication transponder 1434 through a second optical power supply link 1450, provides optical power supply light to the third communication transponder 1436 through a third optical power supply link 1452, and provides optical power supply light to the fourth communication transponder 1438 through a fourth optical power supply link 1454.
In one example embodiment, the first switch box 1462 includes an external optical power supply 1322 that provides optical power supply light through an optical connector array 1324. In another example embodiment, the optical power supply can be located external to switch box 1462 (cf. 1330,
Optical fibers that are optically coupled to the optical fiber connectors 1500 and 1492 enable the optical power supply 1322 to provide the optical power supply light to the co-packaged optical module 1312. Optical fibers that are optically coupled to the optical fiber connectors 1500 and 1494 enable the optical power supply 1322 to provide the optical power supply light to the co-packaged optical module 1472. Optical fibers that are optically coupled to the optical fiber connectors 1500 and 1496 enable the optical power supply 1322 to provide the optical power supply light to the co-packaged optical module 1474. Optical fibers that are optically coupled to the optical fiber connectors 1500 and 1498 enable the optical power supply 1322 to provide the optical power supply light to the co-packaged optical module 1476.
Optical fiber guide modules 1502, 1504, 1506, and common sheaths are provided to organize the optical fibers so that they can be easily deployed and managed. The optical fiber guide module 1502 is similar to the optical fiber guide module 1408 of
The optical fibers 1480 that extend from the include optical fibers that extend from the optical 1482 are surrounded and protected by a common sheath 1508. At the optical fiber guide module 1502, the optical fibers 1480 separate into a first group of optical fibers 1510 and a second group of optical fibers 1512. The first group of optical fibers 1510 extend to the first optical fiber connector 1492. The second group of optical fibers 1512 extend toward the optical fiber guide modules 1504, 1506, which together function as a 1:3 splitter that separates the optical fibers 1512 into a third group of optical fibers 1514, a fourth group of optical fibers 1516, and a fifth group of optical fibers 1518. The group of optical fibers 1514 extend to the optical fiber connector 1494, the group of optical fibers 1516 extend to the optical fiber connector 1496, and the group of optical fibers 1518 extend to the optical fiber connector 1498. In some examples, instead of using two 1:2 split optical fiber guide modules 1504, 1506, it is also possible to use a 1:3 split optical fiber guide module that has four ports, e.g., one input port and three output ports. In general, separating the optical fibers in a 1:N split (N being an integer greater than 2) can occur in one step or multiple steps.
Referring to
Optical fibers connect the servers 1552 to the tier-1 switches 1556 and the optical power supply 1558. In this example, a bundle 1562 of 9 optical fibers is optically coupled to a co-packaged optical module 1564 of a server 1552, in which 1 optical fiber provides the optical power supply light, and 4 pairs of (a total of 8) optical fibers provide 4 bi-directional communication channels, each channel having a 100 Gbps bandwidth, for a total of 4×100 Gbps bandwidth in each direction. Because there are 32 servers 1552 in each rack 1554, there are a total of 256+32=288 optical fibers that extend from each rack 1554 of servers 1552, in which 32 optical fibers provide the optical power supply light, and 256 optical fibers provide 128 bi-directional communication channels, each channel having a 100 Gbps bandwidth.
For example, at the server rack side, optical fibers 1566 (that are connected to the servers 1552 of a rack 1554) terminate at a server rack connector 1568. At the switch rack side, optical fibers 1578 (that are connected to the switch boxes 1556 and the optical power supply 1558) terminate at a switch rack connector 1576. An optical fiber extension cable 1572 is optically coupled to the server rack side and the switch rack side. The optical fiber extension cable 1572 includes 256+32=288 optical fibers. The optical fiber extension cable 1572 includes a first optical fiber connector 1570 and a second optical fiber connector 1574. The first optical fiber connector 1570 is connected to the server rack connector 1568, and the second optical fiber connector 1574 is connected to the switch rack connector 1576. At the switch rack side, the optical fibers 1578 include 288 optical fibers, of which 32 optical fibers 1580 are optically coupled to the optical power supply 1558. The 256 optical fibers that carry 128 bi-directional communication channels (each channel having a 100 Gbps bandwidth in each direction) are separated into four groups of 64 optical fibers, in which each group of 64 optical fibers is optically coupled to a co-packaged optical module 1582 in one of the switch boxes 1556. The co-packaged optical module 1582 is configured to have a bandwidth of 32×100 Gbps=3.2 Tbps in each direction (input and output). Each switch box 1556 is connected to each server 1552 of the rack 1554 through a pair of optical fibers that carry a bandwidth of 100 Gbps in each direction.
The optical power supply 1558 provides optical power supply light to co-packaged optical modules 1582 at the switch boxes 1556. In this example, the optical power supply 1558 provides optical power supply light through 4 optical fibers to each co-packaged optical module 1582, so that a total of 16 optical fibers are used to provide the optical power supply light to the 4 switch boxes 1556. A bundle of optical fibers 1584 is optically coupled to the co-packaged optical module 1582 of the switch box 1556. The bundle of optical fibers 1584 includes 64+16=80 fibers. In some examples, the optical power supply 1558 can provide additional optical power supply light to the co-packaged optical module 1582 using additional optical fibers. For example, the optical power supply 1558 can provide optical power supply light to the co-packaged optical module 1582 using 32 optical fibers with built-in redundancy.
Referring to
In the example of
In some implementations, the mapping of the fiber ports of the optical fiber connectors 1602, 1604 are designed such that the interconnection cable 1600 can have the most universal use, in which each fiber port of the optical fiber connector 1602 is mapped to a corresponding fiber port of the optical fiber connector 1604 with a 1-to-1 mapping and without transponder-specific port mapping that would require fibers 1606 to cross over. This means that for an optical transponder that has an optical fiber connector compatible with the interconnection cable 1600, the optical transponder can be connected to either the optical fiber connector 1602 or the optical fiber connector 1604. The mapping of the fiber ports is designed such that each transmitter port of the optical fiber connector 1602 is mapped to a corresponding receiver port of the optical fiber connector 1604, and each receiver port of the optical fiber connector 1602 is mapped to a corresponding transmitter port of the optical fiber connector 1604.
The first optical fiber connector 1662 includes transmitter fiber ports (e.g., 1614a, 1616a), receiver fiber ports (e.g., 1618a, 1620a), and optical power supply fiber ports (e.g., 1622a, 1624a). The second optical fiber connector 1664 includes transmitter fiber ports (e.g., 1614b, 1616b), receiver fiber ports (e.g., 1618b, 1620b), and optical power supply fiber ports (e.g., 1622b, 1624b). For example, assume that the first optical fiber connector 1662 is connected to a first optical transponder, and the second optical fiber connector 1664 is connected to a second optical transponder. The first optical transponder transmits first data and/or control signals through the transmitter ports (e.g., 1614a, 1616a) of the first optical fiber connector 1662, and the second optical transponder receives the first data and/or control signals from the corresponding receiver fiber ports (e.g., 1618b, 1620b) of the second optical fiber connector 1664. The transmitter ports 1614a, 1616a are optically coupled to the corresponding receiver fiber ports 1618b, 1620b through optical fibers 1628, 1630, respectively. The second optical transponder transmits second data and/or control signals through the transmitter ports (e.g., 1614b, 1616b) of the second optical fiber connector 1664, and the first optical transponder receives the second data and/or control signals from the corresponding receiver fiber ports (1618a, 1620a) of the first optical fiber connector 1662. The transmitter port 1616b is optically coupled to the corresponding receiver fiber port 1620a through an optical fiber 1632.
A first optical power supply transmits optical power supply light to the first optical transponder through the power supply fiber ports of the first optical fiber connector 1662. A second optical power supply transmits optical power supply light to the second optical transponder through the power supply fiber ports of the second optical fiber connector 1664. The first and second power supplies can be different (such as the example of
In the following description, when referring to the rows and columns of fiber ports of the optical fiber connector, the uppermost row is referred to as the 1st row, the second uppermost row is referred to as the 2nd row, and so forth. The leftmost column is referred to as the 1st column, the second leftmost column is referred to as the 2nd column, and so forth.
For an optical fiber interconnection cable having a pair of optical fiber connectors (i.e., a first optical fiber connector and a second optical fiber connector) to be universal, i.e., either one of the pair of optical fiber connectors can be connected to a given optical transponder, the arrangement of the transmitter fiber ports, the receiver fiber ports, and the power supply fiber ports in the optical fiber connectors have a number of properties. These properties are referred to as the “universal optical fiber interconnection cable port mapping properties.” The term “mapping” here refers to the arrangement of the transmitter fiber ports, the receiver fiber ports, and the power supply fiber ports at particular locations within the optical fiber connector. The first property is that the mapping of the transmitter, receiver, and power supply fiber ports in the first optical fiber connector is the same as the mapping of the transmitter, receiver, and power supply fiber ports in the second optical fiber connector (as in the example of
In the example of
In some implementations, each of the optical fiber connectors includes a unique marker or mechanical structure, e.g., a pin, that is configured to be at the same spot on the co-packaged optical module, similar to the use of a “dot” to denote “pin 1” on electronic modules. In some examples, such as those shown in
The mapping of the fiber ports of the optical fiber connectors of a “universal optical fiber interconnection cable” has a second property: When mirroring the port map of an optical fiber connector and replacing each transmitter port with a receiver port as well as replacing each receiver port with a transmitter port in the mirror image, the original port mapping is recovered. The mirror image can be generated with respect to a reflection axis at either connector edge, and the reflection axis can be parallel to the row direction or the column direction. The power supply fiber ports of the first optical fiber connector are mirror images of the power supply fiber ports of the second optical fiber connector.
The transmitter fiber ports of the first optical fiber connector and the receiver fiber ports of the second optical fiber connector are pairwise mirror images of each other, i.e., each transmitter fiber port of the first optical fiber connector is mirrored to a receiver fiber port of the second optical fiber connector. The receiver fiber ports of the first optical fiber connector and the transmitter fiber ports of the second optical fiber connector are pairwise mirror images of each other, i.e., each receiver fiber port of the first optical fiber connector is mirrored to a transmitter fiber port of the second optical fiber connector.
Another way of looking at the second property is as follows: Each optical fiber connector is transmitter port-receiver port (TX-RX) pairwise symmetric and power supply port (PS) symmetric with respect to one of the main or center axes, which can be parallel to the row direction or the column direction. For example, if an optical fiber connector has an even number of columns, the optical fiber connector can be divided along a center axis parallel to the column direction into a left half portion and a right half portion. The power supply fiber ports are symmetric with respect to the main axis, i.e., if there is a power supply fiber port in the left half portion of the optical fiber connector, there will also be a power supply fiber port at the mirror location in the right half portion of the optical fiber connector. The transmitter fiber ports and the receiver fiber ports are pairwise symmetric with respect to the main axis, i.e., if there is a transmitter fiber port in the left half portion of the optical fiber connector, there will be a receiver fiber port at a mirror location in the right half portion of the optical fiber connector. Likewise, if there is a receiver fiber port in the left half portion of the optical fiber connector, there will be a transmitter fiber port at a mirror location in the right half portion of the optical fiber connector.
For example, if an optical fiber connector has an even number of rows, the optical fiber connector can be divided along a center axis parallel to the row direction into an upper half portion and a lower half portion. The power supply fiber ports are symmetric with respect to the main axis, i.e., if there is a power supply fiber port in the upper half portion of the optical fiber connector, there will also be a power supply fiber port at the mirror location in the lower half portion of the optical fiber connector. The transmitter fiber ports and the receiver fiber ports are pairwise symmetric with respect to the main axis, i.e., if there is a transmitter fiber port in the upper half portion of the optical fiber connector, there will be a receiver fiber port at a mirror location in the lower half portion of the optical fiber connector. Likewise, if there is a receiver fiber port in the upper half portion of the optical fiber connector, there will be a transmitter fiber port at a mirror location in the lower half portion of the optical fiber connector.
The mapping of the transmitter fiber ports, receiver fiber ports, and power supply fiber ports follow a symmetry requirement that can be summarized as follows:
Mirror all ports on either one of the two connector edges.
The properties of the mapping of the fiber ports of the optical fiber connectors can be mathematically expressed as follows:
In some implementations, if a universal optical fiber interconnection cable has a first optical fiber connector and a second optical fiber connector that are mirror images of each other after swapping the transmitter fiber ports to receiver fiber ports and swapping the receiver fiber ports to transmitter fiber ports in the mirror image, and the mirror image is generated with respect to a reflection axis parallel to the column direction, as in the example of
In some implementations, a universal optical fiber interconnection cable:
In some implementations, a universal optical module connector has the following properties:
In
The optical fiber connectors 1662 and 1664 have the second universal optical fiber interconnection cable port mapping property described above. The port mapping of the optical fiber connector 1662 is a mirror image of the port mapping of the optical fiber connector 1664 after swapping each transmitter port to a receiver port and swapping each receiver port to a transmitter port in the mirror image. The mirror image is generated with respect to a reflection axis 1626 at the connector edge that is parallel to the column direction. The power supply fiber ports (e.g., 1662a, 1624a) of the optical fiber connector 1662 are mirror images of the power supply fiber ports (e.g., 1622b, 1624b) of the optical fiber connector 1664. The transmitter fiber ports (e.g., 1614a, 1616a) of the optical fiber connector 1662 and the receiver fiber ports (e.g., 1618b, 1620b) of the optical fiber connector 1664 are pairwise mirror images of each other, i.e., each transmitter fiber port (e.g., 1614a, 1616a) of the optical fiber connector 1662 is mirrored to a receiver fiber port (e.g., 1618b, 1620b) of the optical fiber connector 1664. The receiver fiber ports (e.g., 1618a, 1620a) of the optical fiber connector 1662 and the transmitter fiber ports (e.g., 1618b, 1620b) of the optical fiber connector 1664 are pairwise mirror images of each other, i.e., each receiver fiber port (e.g., 1618a, 1620a) of the optical fiber connector 1662 is mirrored to a transmitter fiber port (e.g., 1618b, 1620b) of the optical fiber connector 1664.
For example, the power supply fiber port 1622a at row 1, column 1 of the optical fiber connector 1662 is a mirror image of the power supply fiber port 1624b at row 1, column 12 of the optical fiber connector 1664 with respect to the reflection axis 1626. The power supply fiber port 1624a at row 1, column 12 of the optical fiber connector 1662 is a mirror image of the power supply fiber port 1622b at row 1, column 1 of the optical fiber connector 1664. The transmitter fiber port 1614a at row 1, column 3 of the optical fiber connector 1662 and the receiver fiber port 1618b at row 1, column 10 of the optical fiber connector 1604 are pairwise mirror images of each other. The receiver fiber port 1618a at row 1, column 10 of the optical fiber connector 1662 and the transmitter fiber port 1614b at row 1, column 3 of the optical fiber connector 1664 are pairwise mirror images of each other. The transmitter fiber port 1616a at row 3, column 3 of the optical fiber connector 1662 and the receiver fiber port 1620b at row 3, column 10 of the optical fiber connector 1664 are pairwise mirror images of each other. The receiver fiber port 1620a at row 3, column 10 of the optical fiber connector 1662 and the transmitter fiber port 1616b at row 3, column 3 of the optical fiber connector 1664 are pairwise mirror images of each other.
In addition, and as an alternate view of the second property, each optical fiber connector 1662, 1664 is TX-RX pairwise symmetric and PS symmetric with respect to the center axis that is parallel to the column direction. Using the first optical fiber connector 1662 as an example, the power supply fiber ports (e.g., 1622a, 1624a) are symmetric with respect to the center axis, i.e., if there is a power supply fiber port in the left half portion of the first optical fiber connector 1662, there will also be a power supply fiber port at the mirror location in the right half portion of the first optical fiber connector 1662. The transmitter fiber ports and the receiver fiber ports are pairwise symmetric with respect to the main axis, i.e., if there is a transmitter fiber port in the left half portion of the first optical fiber connector 1662, there will be a receiver fiber port at a mirror location in the right half portion of the first optical fiber connector 1662. Likewise, if there is a receiver fiber port in the left half portion of the optical fiber connector 1662, there will be a transmitter fiber port at a mirror location in the right half portion of the optical fiber connector 1662.
If the port mapping of the first optical fiber connector 1662 is represented by port matrix M with entries PS=0, TX=+1, RX=−1, then −=M, in which represents the column-mirror operation, e.g., generating a mirror image with respect to the reflection axis 1626.
First property: The mapping of the transmitter, receiver, and power supply fiber ports in the first optical fiber connector 1672 is the same as the mapping of the transmitter, receiver, and power supply fiber ports in the second optical fiber connector 1674.
Second property: The port mapping of the first optical fiber connector 1672 is a mirror image of the port mapping of the second optical fiber connector 1674 after swapping each transmitter port to a receiver port and swapping each receiver port to a transmitter port in the mirror image. The mirror image is generated with respect to a reflection axis 1640 at the connector edge parallel to the row direction.
Alternative view of the second property: Each of the first and second optical fiber connectors 1672, 1674 is TX-RX pairwise symmetric and PS symmetric with respect to the central axis that is parallel to the row direction. For example, the optical fiber connector 1672 can be divided in two halves along a central axis parallel to the row direction. The power supply fiber ports (e.g., 1678, 1680) are symmetric with respect to the center axis. The transmitter fiber ports (e.g., 1682, 1684) and the receiver fiber ports (e.g., 1686, 1688) are pairwise symmetric with respect to the center axis, i.e., if there is a transmitter fiber port (e.g., 1682 or 1684) in the upper half portion of the first optical fiber connector 1672, then there will be a receiver fiber port (e.g., 1686, 1688) at a mirror location in the lower half of the optical fiber connector 1672. Likewise, if there is a receiver fiber port in the upper half portion of the optical fiber connector 1672, then there is a transmitter fiber port at a mirror location in the lower half portion of the optical fiber connector 1672. In the example of
In general, if the port mapping of the first optical fiber connector is a mirror image of the port mapping of the second optical fiber connector after swapping the transmitter and receiver ports in the mirror image, the mirror image is generated with respect to a reflection axis at the connector edge parallel to the row direction (as in the example of
In the example of
The optical fiber connector of a universal optical fiber interconnection cable does not have be a rectangular shape as shown in the examples of
In the examples of
As described above, universal optical fiber connectors have symmetrical properties, e.g., each optical fiber connector is TX-RX pairwise symmetric and PS symmetric with respect to one of the main or center axes, which can be parallel to the row direction or the column direction. The fiber array connector also has the same symmetrical properties, e.g., each fiber array connector is TX-RX pairwise symmetric and PS symmetric with respect to one of the main or center axes, which can be parallel to the row direction or the column direction.
In some implementations, a restriction can be imposed on the port mapping of the optical fiber connectors of the optical cable assembly such that the optical fiber connector can be pluggable when rotated by 180 degrees, or by 90 degrees in the case of a square connector. This results in further port mapping constraints.
Referring to
In the examples of
In some implementations, the one or more fans can have a height that is smaller than the height of the housing (e.g., 1824) of the rackmount server (e.g., 1820). The co-packaged optical modules (e.g., 1074) can occupy a region on the printed circuit board (e.g., 1068) that extends in the height direction greater than the height of the one or more fans. One or more baffles can be provided to guide the cool air from the one or more fans or intake air duct to the heatsink and the co-packaged optical modules. One or more baffles can be provided to guide the warm air from the heatsink and the co-packaged optical modules to an air duct that directs the air toward the rear of the housing.
When the one or more fans have a height that is smaller than the height of the housing (e.g., 1824), the space above and/or below the one or more fans can be used to place one or more remote laser sources. The remote laser sources can be positioned near the front panel and also near the co-packaged optical modules. This allows the remote laser sources to be serviced conveniently.
In this example, the first and second fans 1942, 1944 have a height that is smaller than the height of the housing of the rackmount device 1940. Remote laser sources 1956 can be positioned above and below the fans. Remote laser sources 1956 can also be positioned above and below the air duct 1950.
For example, a switch device having a 51.2 Tbps bandwidth can use thirty-two 1.6 Tbps co-packaged optical modules. Two to four power supply fibers (e.g., 1326 in
For example, the area 1958a above the fans 1942, 1944 can have an area (measured along a plane parallel to the front panel) of about 16 cm×5 cm and can fit about 28 QSFP cages, and the area 1958b below the fans can have an area of about 16 cm×5 cm and can fit about 28 QSFP cages. The area 1958c above the air duct 1950 can have an area of about 8 cm×5 cm and can fit about 12 QSFP cages, and the area 1958d below the air duct 1950 can have an area of about 8 cm×5 cm and can fit about 12 QSFP cages. Each QSFP cage can include a laser module. In this example, a total of 80 QSFP cages can be fit above and below the fans and the air duct, allowing 80 laser modules to be positioned near the front panel and near the co-packaged optical modules, making it convenient to service the laser modules in the event of malfunction or failure.
Referring to
Referring to
The upper baffle 2002 includes a cutout or opening 2006 that allows optical fibers 2008 to pass through. As shown in
Referring to
The vertically mounted processor blade 12300 includes one or more optical interconnect modules or co-packaged optical modules 12310 mounted on the second side 12306 of the substrate 12302. For example, the optical interconnect module 12310 includes an optical port configured to receive optical signals from an external optical fiber cable, and a photonic integrated circuit configured to generate electrical signals based on the received optical signals, and transmit the electrical signals to the electronic processor 12308. The photonic integrated circuit can also be configured to generate optical signals based on electrical signals received from the electronic processor 12308, and transmit the optical signals to the external optical fiber cable. The optical interconnect module or co-packaged optical module 12310 can be similar to, e.g., the integrated optical communication device 262 of
For example, the substrate 12302 can include electrical connectors that extend from the first side 12304 to the second side 12306 of the substrate 12302, in which the electrical connectors pass through the substrate 12302 in a thickness direction. For example, the electrical connectors can include vias of the substrate 12302. The optical interconnect module 12310 is electrically coupled to the electronic processor 12308 by the electrical connectors.
For example, the vertically mounted processor blade 12300 can include an optional optical fiber connector 12312 for connection to an optical fiber cable bundle. The optical fiber connector 12312 can be optically coupled to the optical interconnector modules 12310 through optical fiber cables 12314. The optical fiber cables 12314 can be connected to the optical interconnect modules 12310 through a fixed connector (in which the optical fiber cable 12314 is securely fixed to the optical interconnect module 12310) or a removable connector in which the optical fiber cable 12314 can be easily detached from the optical interconnect module 12310, such as with the use of an optical connector part 266 as shown in
For example, the substrate 12302 can be positioned near from front panel of the housing of the server that includes the vertically mounted processor blade 12300, or away from the front panel and located anywhere inside the housing. For example, the substrate 12302 can be parallel to the front panel of the housing, perpendicular to the front panel, or oriented in any angle relative to the front panel. For example, the substrate 12302 can be oriented vertically to facilitate the flow of hot air and improve dissipation of heat generated by the electronic processor 12308 and/or the optical interconnect modules 12310.
For example, the optical interconnect module or co-packaged optical module 12310 can receive optical signals through vertical or edge coupling.
For example, the optical interconnect modules 12310 can receive optical power from an optical power supply, such as 1322 of
In some implementations, the vertically mounted processor blades 12300 can include blade pairs, in which each blade pair includes a switch blade and a processor blade. The electronic processor of the switch blade includes a switch, and the electronic processor of the processor blade is configured to process data provided by the switch. For example, the electronic processor of the processor blade is configured to send processed data to the switch, which switches the processed data with other data, e.g., data from other processor blades.
In the examples shown in
In the example of
Referring to
In the example of
For example, the electronic processor 12312 can be a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, or an application specific integrated circuit (ASIC). For example, the electronic processor 12312 can be a memory device or a storage device. In this context, processing of data includes writing data to, or reading data from, the memory or storage device, and optionally performing error correction. The memory device can be, e.g., random access memory (RAM), which can include, e.g., dynamic RAM (DRAM) or static RAM (SRAM). The storage device can include, e.g., solid state memory or drive, which can include, e.g., one or more non-volatile memory (NVM) Express® (NVMe) SSD (solid state drive) modules, or Intel® Optane™ persistent memory. The example of
The co-packaged optical module (or optical interconnect module) 12316 can be similar to, e.g., the integrated optical communication device 262 of
For example, the fiber connector 15928 can be connected to the backside of the front panel 15908 during replacement of the CPO module 15922. The CPO module 15922 can be unplugged from the connector (e.g., an LGA socket) on the package substrate 15916, and be disconnected from the first fiber connector part 15924.
For example, one or more rows of pluggable external laser sources (ELS) 15932 can be in standard pluggable form factor accessible from the lower fixed part 15930 of the front panel with rear blind-mate connectors. Optical fibers 15934 transmit the power supply light from the laser sources 15932 to the CPO modules 15922. The external laser sources 15932 are electrically connected to a conventionally (horizontal) oriented system printed circuit board or the vertically oriented daughterboard. In this example, the row(s) of pluggable external laser sources 15932 is/are positioned below the datapath optical connection. The pluggable external laser sources 15932 do not need to connect to the CPO substrate because there are no high-speed signals that require proximity.
In some implementations, as shown in
The first MPO connector 16100 is optically coupled to the CPO module 15922 and includes, e.g., 36 fiber ports (e.g., 3 rows of fiber ports, each row having 12 fiber ports, similar to the fiber ports shown in
In this example, the CPO module 15922 is configured to support 4*400 Gb/s=1.6 Tb/s data rate. The jumper cable 16106 includes four (4) power supply optical fibers 15934 that optically connect four (4) power supply fiber ports of the laser supply MPO connector 16102 to the corresponding power supply fiber ports of the first MPO connector 16100. The jumper cable 16106 includes four (4) sets of eight (8) data optical fibers. The eight (8) data optical fibers 16106 optically connect eight (8) transmit or receive fiber ports of each datapath MPO connector 16104 to the corresponding transmit or receive fiber ports of the first MPO connector 16100. For example, the power supply optical fibers 15934 can be polarization maintaining optical fibers. The fan-out cable 16106 can handle multiple functions including merging the external laser source and data paths, splitting of external light source between multiple CPO modules 15922, and handling polarization. Regarding the force requirement on the CPO module's connector, the optical connector leverages an MPO type connection and can have a similar or smaller force as compared to a standard MPO connector.
Referring to
For example, the housing 12302 can include guide rails or guide cage 12412 that help guide the pluggable modules 12404 so that the electrical connectors of the co-packaged optical modules 12316 are aligned with the electrical connectors on the printed circuit board.
In some implementations, the rackmount server 12400 has inlet fans mounted near the front panel 12402 and blow air in a direction substantially parallel to the front panel 12402, similar to the examples shown in
A front view 12512 (at the upper right of
A front view 12524 (at the middle right of
A top view 12536 (at the lower right of
The front view 12524 (at the middle right of
As shown in the front view 12512 (at the upper right of the
A left side view 12550 (at the middle left of
A left side view 12558 of the front portion of the rackmount server 12500 shows pluggable modules 12560 that correspond to the left group of array connectors 12520 in the front view 12512 and the left group of electrical contacts 12532 in the front view 12524.
In this example, the fiber guides 12510 for the pluggable modules 12502 that correspond to the left and right groups of array connectors 12520, 12522, and the left and right groups of electrical contacts 12532, 12534 are designed to have smaller heights so that there are gaps between adjacent fiber guides 12510 in the vertical direction to allow air to flow through.
In some implementations, each co-packaged optical module can receive optical signals from a large number of fiber cores, and each co-packaged optical module can be optically coupled to external fiber optic cables through three or more array connectors that occupy an overall area at the front panel that is larger than the overall area occupied by the co-packaged optical module on the printed circuit board.
Referring to
A front view 12612 (at the upper right of
A left side view 12616 (at the middle left of
For example, the rackmount server 12400, 12500, 12600 can be provided to customers with or without the pluggable modules. The customer can insert as many pluggable modules as needed.
Referring to
In some implementations, to prevent the light from the laser source 12708 from harming operators of the rackmount server 12706, a safety shut-off mechanism is provided. For example, a mechanical shutter can be provided on disconnection of the blind-mate connector 12702 from the optical connector 12712. As another example, electrical contact sensing can be used, and the laser can be shut off upon detecting disconnection of the blind-mate connector 12702 from the optical connector 12712.
Referring to
Electrical connections (not shown in the figure) can be used to provide electrical power to the one or more photon supplies 12800. In some implementations, the electrical connections are configured such that when the co-packaged optical module 12316 is removed from the substrate 12310, the electrical power to the one or more photon supplies 12800 is turned off. This prevents light from the one or more photon supplies 12800 from harming operators. Additional signals lines (not shown in the figure) can provide control signals to the photon supply 12800. In some embodiments, electrical connections to the photon supplies 12800 are made to the system through the CPO module 12316. In some embodiments, electrical connections to the photon supplies 12800 use parts of the fiber guide 12408, which in some embodiments is made from electrically conductive materials. In some embodiments, the fiber guide 12408 is made of multiple parts, some of which are made from electrically conductive materials and some of which are made from electrically insulating materials. In some embodiments, two electrically conductive parts are mechanically connected but electrically separated by an electrical insulating part.
For example, the photon supply 12800 is thermally coupled to the fiber guide 12408, and the fiber guide 12408 can help dissipate heat from the photon supply 12800.
In some examples, the CPO module 12316 is coupled to spring-loaded elements or compression interposers mounted on the substrate 12310. The force required to press the CPO module 12316 into the spring-loaded elements or the compression interposers can be large. The following describes mechanisms to facilitate pressing the CPO module 12361 into the spring-loaded elements or the compression interposers.
Referring to
Clamp mechanisms 12908, such as screws, are used to fasten the guide rails/cage 12900 to the front portion of the fiber guide 12408. After the CPO module 12316 is initially pressed into the spring-loaded elements or the compression interposers, the screws 12908 are tightened, which pulls the guide rails/cage 12900 forward, thereby pulling the bolster plate 12914 forward and provide a counteracting force that pushes the spring-loaded elements or the compression interposers in the direction of the CPO module 12316. Springs 12910 can be provided between the guide rails 12900 and the front portion of the fiber guide 12408 to provide some tolerance in the positioning of the front portion of the fiber guide 12408 relative to the guide rails 12900.
The right side of
As described above, in some examples, the CPO module 12316 (
Referring to
The front lattice structure 13008 is attached to the substrate 12310, and the U-shaped bolt 13010 is inserted into holes in the sidewalls of the front lattice structure 13008 and holes in the compression plate 13000 to secure the compression plate 13000 in place relative to the front lattice structure 13008. In this example, the front lattice structure 13008 includes a first sidewall 13008a and a second sidewall 13008b. The first sidewall 13008a includes two through-holes. As shown in the example of
Alternatively, as shown in the example of
In some implementations, a wave spring 13012 is positioned between the compression plate 13000 and the CPO module 12316 to distribute the compression load to the CPO module 12316. A groove can be cut on the bottom side of the compression plate 13000 to prevent the wave spring 13012 from sliding around on the top surface of the outer shell of the photonic integrated circuit 13004 during assembly. An example of the wave spring 13012 is shown in
Each of the openings 13402 allows a CPO module 12316 to pass through and be coupled to a corresponding compression socket 13002. In the example shown in
In some implementations, instead using a bolt (or clip) having arms that pass through holes in the sidewalls of the front lattice structure 13008 and holes in the compression plate 13000, a clamp or screws (e.g., spring-loaded screws) can be used to fasten or lock the compression plate 13000 in place relative to the front lattice structure 13008.
As discussed in more detail below in connection with
For example, the printed circuit board 13604 is used to facilitate the provision of electrical power, control signals, and/or data signals to the data processing chip 12312. The substrate 13602 can be, e.g., a ceramic substrate that is more expensive than a printed circuit board of comparable size, and it may be difficult to cost effectively manufacture the ceramic substrate sufficiently large to accommodate all the necessary connectors. The outer dimensions of the substrate 13602 can be smaller than the outer dimensions of the printed circuit board 13604. Connectors 13612 can be mounted on the printed circuit board 13604 for receiving electrical power, control signals, and/or data signals. The connectors 13612 can have a size sufficiently large that can be conveniently handled by an operator. For example, the connectors 13612 can be Molex connectors or other types of connectors. The front surface of the substrate 13602 has electrical contacts 13632 that are electrically coupled to electrical contacts on the rear surface of the printed circuit board 13604. The electrical contacts allow the electrical power, control signals, and/or data signals to be transmitted from the printed circuit board 13604 to the data processing chip 12312 through the substrate 13602. In some examples, the connectors 13612 are configured to mate with external connectors in a direction parallel to the plane of the printed circuit board 13604. In some examples, the connectors 13612 are configured to mate with external connectors in a direction perpendicular to the plane of the printed circuit board 13604, and the signal lines extend in a rearward direction. This can reduce the spaces to the left and to the right of the printed circuit board 13604 that are need to accommodate the signal wires. The connectors 13612 and the signal lines connected to the connectors 13612 can also be used to transmit signals from the data processing chip 12312 to other parts of the system.
This construction enables the delivery of power and other signals external to the system, maintaining the ASIC and module attachment directly to the package substrate. The delivery of power and other signals can be achieved through, e.g., land grid arrays, ball grid arrays, pin grid arrays, or sockets on the front side of the package substrate 13602 that connect to the printed circuit board 13604. The printed circuit board 13604 can include any of the usual printed circuit board components, including the connectors 13612. The printed circuit board connectors 13612 enable power and signal delivery through the connectors 13612, which are then transferred to the package substrate 13602. The package substrate 13602 is preferably attached to the printed circuit board 13604 during assembly and then placed in the rear lattice structure assembly.
The front lattice structure 13606 defines several openings 13614 that allow CPO modules 12316 to pass through and be coupled to electrical contacts or sockets 13616 mounted on the front side of the substrate 13602. The printed circuit board 13604 defines an opening 13618 to allow the CPO modules 12316 to pass through. The front lattice structure 13606 has an overhang 13700 (
Electrical components can be mounted on the front side of the substrate 13602 in a first region occupying approximately the same footprint as the data processing chip 12312, which is on the rear side of the substrate 13600. The electrical components support the data processing chip 12312 and can include, e.g., one or more capacitors, one or more filters, and/or one or more power converters. The front lattice structure 13606 defines a larger opening 13620 in the central region that occupies a slightly larger footprint than the first region. The electrical components mounted on the front surface of the substrate 13602 protrude through or partially through the opening 13618 in the printed circuit board 13604. and protrude through or partially through the opening 13620 in the front lattice structure 13606.
In some implementations, the front lattice structure 13606 can have a configuration similar to that of the front lattice structure 13008 of
The rear lattice structure 13608 defines a central opening 13622 that is slightly larger than the data processing chip 12312. The data processing chip 12312 protrudes through or partially through the opening 13622 and is thermally coupled to the heat dissipating device 13610. The rear lattice structure 13608 defines several openings 13624 that generally correspond to the openings 13614 in the front lattice structure 13606. Electronic components 13702 (
In some implementations, screws 13628 are used to fasten the front lattice structure 13606, the printed circuit board 13604, the substrate 13602, the rear lattice structure 13608, and the heat dissipating device 13610 together. The rear lattice structure 13608 has lips 13626 that function as a backstop to prevent crushing of the interface (e.g., land grid arrays, pin grid arrays, ball grid arrays, sockets, or other electrical connectors) between the substrate 13602 and the printed circuit board 13604 when force is applied to fasten the front lattice structure 13606, the printed circuit board 13604, the substrate 13602, the rear lattice structure 13608, and the heat dissipating device 13610 together. In this example, the lips 13626 are formed near the upper and lower edges on the front side of the rear lattice structure 13608. It is also possible to form the lips 13626 near the right and left edges on the front side of the rear lattice structure 13608, or at other locations on the front side of the rear lattice structure 13608.
In this example, the connectors 13612 include male Molex connectors configured to receive female Molex connectors along a direction parallel to the plane of the printed circuit board 13604. It is also possible to configure the connectors 13612 to receive connectors along a direction perpendicular to the plane of the printed circuit board 13604 so that the signal lines extend in a rearward direction.
Referring to
In this example, the printed circuit board 13604 defines an opening that allows the data processing chip 13612 to pass through to be thermally coupled to a heat dissipating device 13610. The printed circuit board 13604 is a “picture frame” with a cut-out for the switch ASIC 13612. The package substrate 13602 has power and low-speed contact pads 15108 on the rear side for attaching to the vertical printed circuit board 13604 (the “picture frame” daughter card) for receiving electrical power and low-speed control signals from the printed circuit board 13604. The power and low-speed contact pads 15108 are relatively large (e.g., about 1 mm), as compared to the high-speed LGA pads 15106. The power and low-speed contact pads 15108 is positioned between the CPO substrate 13602 and the printed circuit board 13604, and do not impact the mounting of the heat sink 13610 to the data processing chip 13612.
In some implementations, the printed circuit board 13604 defines an opening that is that is large enough to accommodate the data processor (e.g., switch ASIC) 13612 and additional components that are mounted on the rear side of the substrate 13602, in which the additional components support the CPO modules 12316. The additional components can include, e.g., one or more capacitors, filters, power converters, or voltage regulators. In some examples, instead of having one large opening, the printed circuit board 13604 can define multiple openings that are positioned to allow the data processor 13612 and the additional components to protrude through or partially through.
Referring to
In the examples shown in
In some implementations, the memory modules 16206 on the carrier card 16202 can be used as, e.g., computer memory, disaggregated memory, or a memory pool. For example, the system 16200 can provide a large memory bank or memory pool that is accessible by more than one central processing unit. A data processing system can be implemented as a spatially co-located solution, e.g., 4 sets of the memory modules 16206 supporting 4 processors sitting in a common box or housing. A data processing system can also be implemented as a spatially separated solution, e.g., a rack full of processors, connected by optical fiber cables to another rack full of DIMMs (or other memory). In this example, the rack full of memory modules can includes multiple systems 16200. For example, the system 16200 is useful for implementing memory disaggregation to decouple physical memory allocated to virtual servers (e.g., virtual machines or containers or executors) at their initialization time from the runtime management of the memory. The decoupling allows a server under high memory usage to use the idle memory either from other servers hosted on the same physical node (node level memory disaggregation) or from remote nodes in the same cluster (cluster level memory disaggregation).
Referring to
The carrier card 16202 and the memory modules 16206 can be any of a variety of sizes depending on the available space in the housing. The capacity of the memory modules 16206 can vary depending on application. As memory technology improves in the future, it is expected that the capacity of the memory modules 16206 will increase in the future. For example, the carrier card 16202 can have dimensions of 20 cm×20 cm, each memory module 16206 can have dimensions of 10 cm×2 cm, and each memory module can have a capacity of 64 GB. A spacing of 6 mm can be provided between memory modules 16206. The memory modules 16206 can occupy both sides of the carrier card 16202. In this example, the carrier card 16202 has a height of 20 cm and can support 2 rows of memory modules 16206, with each memory module 16206 extending 10 cm in the vertical direction. With a carrier card width of 20 cm and a 6 mm spacing between memory modules 16206, there can be about 32 memory modules per row, and about 64 memory modules per side of the carrier card 16202. When the memory modules are mounted on both sides of the carrier card 16202, there can be up to a total of about 128 memory modules 16206 per carrier card. With up to 64 GB capacity for each memory module 16206, the carrier card 16202 can support up to about 8 TB memory in a space approximately the size of 1,600 cm3.
In some implementations, in the examples shown in
In the examples shown in
Referring to
For example, each integrated circuit 16710 (mounted on the photonic integrated circuit 16704) can include an electrical drive amplifier or a transimpedance amplifier. Each integrated circuits 16712 (mounted on the substrate) can include a SerDes or a DSP chip or a combination of SerDes/DSP chips.
There are several ways to package the electrical integrated circuits and the photonic integrated circuit in order to achieve a compact, small-size, and energy efficient co-packaged optical module.
In some implementations, an integrated circuit is configured to surround or partially surround the vertical fiber connector. For example, the integrated circuit can have an L-shape that surrounds two sides of the vertical fiber connector (e.g., two of north, east, south, and west sides). For example, the integrated circuit can have a U-shape that surrounds three sides of the vertical fiber connector (e.g., three of north, east, south, and west sides). For example, the integrated circuit can have an opening in the center region to allow the vertical fiber connector to pass through, in which the integrated circuit completely surrounds the vertical fiber connector. The dimensions of the opening in the integrated circuit are selected to allow the optical fiber connector to pass through to enable an optical fiber to be optically coupled to the photonic integrated circuit. For example, the integrated circuit with an opening in the center region can have a circular or polygonal shape at the outer perimeter. A feature of the integrated circuit mounted on the same surface as the vertical fiber connector is that it takes advantage of the space available on the surface of the photonic integrated circuit that is not occupied by the vertical fiber connector so that the electrical integrated circuit can be placed near or adjacent to the active components (e.g., photodetectors and/or modulators) of the photonic integrated circuit.
In some implementations, an integrated circuit defining an opening can be manufactured by the following process:
An integrated circuit having an L-shape or a U-shape can be manufactured using a similar process. For example, in step 1, circuitry is formed in an L-shaped or U-shaped footprint. In step 2, the laser or cutting tool cuts the die according to the L-shape or U-shape footprint. In steps 3 and 5, a lower mold resin and an upper mold resin having the desired L-shape or U-shape are used.
While this disclosure includes references to illustrative embodiments, this specification is not intended to be construed in a limiting sense. Various modifications of the described embodiments, as well as other embodiments within the scope of the disclosure, which are apparent to persons skilled in the art to which the disclosure pertains are deemed to lie within the principle and scope of the disclosure, e.g., as expressed in the following claims.
For example, the techniques described above for improving the operations of systems that include rackmount servers (see
Some embodiments can be implemented as circuit-based processes, including possible implementation on a single integrated circuit.
Unless explicitly stated otherwise, each numerical value and range should be interpreted as being approximate as if the word “about” or “approximately” preceded the value or range.
It will be further understood that various changes in the details, materials, and arrangements of the parts which have been described and illustrated in order to explain the nature of this disclosure can be made by those skilled in the art without departing from the scope of the disclosure, e.g., as expressed in the following claims.
The use of figure numbers and/or figure reference labels in the claims is intended to identify one or more possible embodiments of the claimed subject matter in order to facilitate the interpretation of the claims. Such use is not to be construed as necessarily limiting the scope of those claims to the embodiments shown in the corresponding figures.
Although the elements in the following method claims, if any, are recited in a particular sequence with corresponding labeling, unless the claim recitations otherwise imply a particular sequence for implementing some or all of those elements, those elements are not necessarily intended to be limited to being implemented in that particular sequence.
Reference herein to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment can be included in at least one embodiment of the disclosure. The appearances of the phrase “in one embodiment” in various places in the specification are not necessarily all referring to the same embodiment, nor are separate or alternative embodiments necessarily mutually exclusive of other embodiments. The same applies to the term “implementation.”
Unless otherwise specified herein, the use of the ordinal adjectives “first,” “second,” “third,” etc., to refer to an object of a plurality of like objects merely indicates that different instances of such like objects are being referred to, and is not intended to imply that the like objects so referred-to have to be in a corresponding order or sequence, either temporally, spatially, in ranking, or in any other manner.
Also for purposes of this description, the terms “couple,” “coupling,” “coupled,” “connect,” “connecting,” or “connected” refer to any manner known in the art or later developed in which energy is allowed to be transferred between two or more elements, and the interposition of one or more additional elements is contemplated, although not required. Conversely, the terms “directly coupled,” “directly connected,” etc., imply the absence of such additional elements.
As used herein in reference to an element and a standard, the term compatible means that the element communicates with other elements in a manner wholly or partially specified by the standard, and would be recognized by other elements as sufficiently capable of communicating with the other elements in the manner specified by the standard. The compatible element does not need to operate internally in a manner specified by the standard.
The described embodiments are to be considered in all respects as only illustrative and not restrictive. In particular, the scope of the disclosure is indicated by the appended claims rather than by the description and figures herein. All changes that come within the meaning and range of equivalency of the claims are to be embraced within their scope.
The description and drawings merely illustrate the principles of the disclosure. It will thus be appreciated that those of ordinary skill in the art will be able to devise various arrangements that, although not explicitly described or shown herein, embody the principles of the disclosure and are included within its spirit and scope. Furthermore, all examples recited herein are principally intended expressly to be only for pedagogical purposes to aid the reader in understanding the principles of the disclosure and the concepts contributed by the inventor(s) to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions. Moreover, all statements herein reciting principles, aspects, and embodiments of the disclosure, as well as specific examples thereof, are intended to encompass equivalents thereof.
The functions of the various elements shown in the figures, including any functional blocks labeled or referred to as “processors” and/or “controllers,” can be provided through the use of dedicated hardware as well as hardware capable of executing software in association with appropriate software. When provided by a processor, the functions can be provided by a single dedicated processor, by a single shared processor, or by a plurality of individual processors, some of which can be shared. Moreover, explicit use of the term “processor” or “controller” should not be construed to refer exclusively to hardware capable of executing software, and can implicitly include, without limitation, digital signal processor (DSP) hardware, network processor, application specific integrated circuit (ASIC), field programmable gate array (FPGA), read only memory (ROM) for storing software, random access memory (RAM), and non-volatile storage. Other hardware, conventional and/or custom, can also be included. Similarly, any switches shown in the figures are conceptual only. Their function can be carried out through the operation of program logic, through dedicated logic, through the interaction of program control and dedicated logic, or even manually, the particular technique being selectable by the implementer as more specifically understood from the context.
As used in this application, the term “circuitry” can refer to one or more or all of the following: (a) hardware-only circuit implementations (such as implementations in only analog and/or digital circuitry); (b) combinations of hardware circuits and software, such as (as applicable): (i) a combination of analog and/or digital hardware circuit(s) with software/firmware and (ii) any portions of hardware processor(s) with software (including digital signal processor(s)), software, and memory(ies) that work together to cause an apparatus, such as a mobile phone or server, to perform various functions); and (c) hardware circuit(s) and or processor(s), such as a microprocessor(s) or a portion of a microprocessor(s), that requires software (e.g., firmware) for operation, but the software does not need to be present when it is not needed for operation.” This definition of circuitry applies to all uses of this term in this application, including in any claims. As a further example, as used in this application, the term circuitry also covers an implementation of merely a hardware circuit or processor (or multiple processors) or portion of a hardware circuit or processor and its (or their) accompanying software and/or firmware. The term circuitry also covers, for example and if applicable to the particular claim element, a baseband integrated circuit or processor integrated circuit for a mobile device or a similar integrated circuit in server, a cellular network device, or other computing or network device.
It should be appreciated by those of ordinary skill in the art that any block diagrams herein represent conceptual views of illustrative circuitry embodying the principles of the disclosure.
Although the present invention is defined in the attached claims, it should be understood that the present invention can also be defined in accordance with the following sets of embodiments:
Embodiment 1: An apparatus comprising:
Embodiment 2: The apparatus of embodiment 1, comprising:
Embodiment 3: The apparatus of embodiment 1 in which the first serializers/deserializers module is configured to perform signal conditioning on the electrical signals, the signal conditioning comprising at least one of (i) clock and data recovery, or (ii) signal equalization.
Embodiment 4: The apparatus of embodiment 1 in which the photonic integrated circuit comprises at least one of waveguides, photodetectors, vertical grating couplers, or fiber edge couplers.
Embodiment 5: The apparatus of embodiment 1 in which each of the first serializers/deserializers module and the second serializers/deserializers module comprises at least one of (i) a multiplexer, (ii) a demultiplexer, (iii) a serial data port, (iv) a parallel data bus, (v) an equalizer, (vi) a clock recovery unit, or (vii) a data recovery unit.
Embodiment 6: The apparatus of embodiment 1, comprising a bus processing module configured to process signals transmitted between the first serializers/deserializers module and the second serializers/deserializers module, in which the bus processing module performs at least one of switching of data, re-shuffling data, or coding of data.
Embodiment 7: The apparatus of embodiment 6, in which the first serializers/deserializers module comprises a first serializer/deserializer unit and a second serializer/deserializer unit that are configured to serially interface with N electrical signals at a first serial interface;
Embodiment 8: The apparatus of embodiment 7 in which the first serializer/deserializer unit and the second serializer/deserializer unit are configured to serially interface with N lanes of P Gbps electrical signals, and
Embodiment 9: The apparatus of embodiment 6, in which the first serializers/deserializers module comprises a first serializer/deserializer unit and a second serializer/deserializer unit that are configured to serially interface with N lanes of T×N/(N−k) Gbps electrical signals at a first serial interface, N and k are positive integers, and T is a real value;
Embodiment 10: The apparatus of embodiment 6, in which the first serializers/deserializers module comprises a first serializer/deserializer unit and a second serializer/deserializer unit that are configured to serially interface with N lanes of T×N/(N−k) Gbps electrical signals at a first serial interface, N and k are positive integers, and T is a real value;
Embodiment 11: The apparatus of embodiment 1 in which the photonic integrated circuit configured to generate N serial electrical signals, and the second serializers/deserializers module is configured to generate M serial electrical signals based on the plurality of sets of first parallel electrical signals, M and N are positive integers, and M is different from N.
Embodiment 12: The apparatus of embodiment 11 in which the photonic integrated circuit is configured to generate N lanes of P Gbps serial electrical signals, the second serializers/deserializers module is configured to generate N/Q lanes of P*Q Gbps serial electrical signals, and P and Q are positive numbers.
Embodiment 13: The apparatus of embodiment 1 in which the first serial electrical signals are modulated according to a first modulation format, and the second serial electrical signals are modulated according to a second modulation format that is different from the first modulation format.
Embodiment 14: The apparatus of embodiment 1, further comprising an optical output port;
Embodiment 15: The apparatus of embodiment 14, comprising:
Embodiment 16: The apparatus of embodiment 15 in which the third serializers/deserializers module is configured to generate M serial electrical signals based on the sets of fourth parallel electrical signals, the first serializers/deserializers module is configured to generate N serial electrical signals based on the sets of third parallel signals, M and N are positive integers, and N is different from M.
Embodiment 17: The apparatus of embodiment 16 in which the third serializers/deserializers module is configured to generate N/Q lanes of P*Q Gbps serial electrical signals, the first serializers/deserializers module is configured to generate N lanes of P Gbps serial electrical signals, and P and Q are positive numbers.
Embodiment 18: The apparatus of embodiment 14 in which the third serial electrical signals are modulated according to a first modulation format, and the fourth serial electrical signals are modulated according to a second modulation format that is different from the first modulation format.
Embodiment 19: The apparatus of embodiment 14 in which the second serializers/deserializers module is configured to perform signal conditioning on the electrical signals, the signal conditioning comprising at least one of (i) clock and data recovery, or (ii) signal equalization.
Embodiment 20: The apparatus of embodiment 14 in which the photonic integrated circuit comprises at least one of waveguides, vertical grating couplers, fiber edge couplers, modulators, optical power splitters, or optical polarization splitters.
Embodiment 21: The apparatus of embodiment 14 in which the first serializers/deserializers module comprises an interpolator or an electrical phase adjustment element that aligns serial electrical output signals with respective optical pulse trains that power respective optical modulators for modulating output optical signals based on the serial electric output signals.
Embodiment 22: The apparatus of embodiment 14, comprising a bus processing module configured to process signals transmitted between the first serializers/deserializers module and the second serializers/deserializers module, in which the bus processing module performs at least one of switching of data, re-shuffling data, or coding of data.
Embodiment 23: The apparatus of embodiment 1 in which the optical interconnect module comprises a first circuit board,
Embodiment 24: The apparatus of embodiment 23 in which the optical interconnect module comprises first electrical terminals arranged on the first circuit board, and the first electrical terminals are configured to mate with second electrical terminals arranged on a second circuit board.
Embodiment 25: The apparatus of embodiment 24 in which the first electrical terminals are removably coupled to the second electrical terminals of the second circuit board.
Embodiment 26: The apparatus of embodiment 25 in which at least one of the first electrical terminals or the second electrical terminals comprise at least one of spring loaded connectors, compression interposers, or land-grid arrays.
Embodiment 27: The apparatus of embodiment 24 in which the first electrical terminals are arranged on a second side of the first circuit board, the photonic integrated circuit is also mounted on the second side of the first circuit board, and at least a portion of the photonic integrated circuit is positioned between the first circuit board and the second circuit board when the first electrical terminals of the first circuit board mate with the second electrical terminals of the second circuit board.
Embodiment 28: The apparatus of embodiment 24 in which the second serializers/deserializers module is electrically coupled to the first circuit board through third electrical terminals that have a first minimum spacing between the terminals, the first electrical terminals arranged on the first circuit board have a second minimum spacing between terminals, and the second minimum spacing is larger than the first minimum spacing.
Embodiment 29: The apparatus of embodiment 28 in which the second minimum spacing is at least twice the first minimum spacing.
Embodiment 30: The apparatus of embodiment 28 in which the first minimum spacing is less than or equal to 200 μm.
Embodiment 31: The apparatus of embodiment 28 in which the first minimum spacing is less than or equal to 100 μm.
Embodiment 32: The apparatus of embodiment 28 in which the first minimum spacing is less than or equal to 50 μm.
Embodiment 33: The apparatus of embodiment 1 in which the optical input port comprises a first optical connector configured to mate with a second optical connector coupled to an optical fiber cable that provides a plurality of optical paths.
Embodiment 34: The apparatus of embodiment 33 in which each optical path is provided by a core of an optical fiber in the optical fiber cable.
Embodiment 35: The apparatus of embodiment 33 in which the first optical connector is configured to couple optical signals propagating along at least two optical paths to the photonic integrated circuit.
Embodiment 36: The apparatus of embodiment 35 in which the photonic integrated circuit is configured to process the at least two channels of optical signals and generate at least two first serial electrical signals.
Embodiment 37: The apparatus of embodiment 36 in which the first serializers/deserializers module is configured to convert the at least two first serial electrical signals into at least two sets of parallel electrical signals, and each set of parallel electrical signals comprises at least two parallel electrical signals.
Embodiment 38: The apparatus of embodiment 37 in which each set of parallel electrical signals comprises at least four parallel electrical signals.
Embodiment 39: The apparatus of embodiment 38 in which each set of parallel electrical signals comprises at least eight parallel electrical signals.
Embodiment 40: The apparatus of embodiment 33 in which the first optical connector is configured to couple optical signals propagating along at least four optical paths to the photonic integrated circuit.
Embodiment 41: The apparatus of embodiment 33 in which the first optical connector is configured to couple optical signals propagating along at least eight optical paths to the photonic integrated circuit.
Embodiment 42: The apparatus of embodiment 33 in which the optical fiber cable comprises at least 10 cores of optical fibers, and the first optical connector is configured to couple at least 10 channels of optical signals to the photonic integrated circuit.
Embodiment 43: The apparatus of embodiment 42 in which the photonic integrated circuit is configured to process the at least 10 channels of optical signals and generate at least 10 first serial electrical signals.
Embodiment 44: The apparatus of embodiment 43 in which the first serializers/deserializers module is configured to convert the at least 10 first serial electrical signals into at least 10 sets of parallel electrical signals, and each set of parallel electrical signals comprises at least two parallel electrical signals.
Embodiment 45: The apparatus of embodiment 44 in which each set of parallel electrical signals comprises at least four parallel electrical signals.
Embodiment 46: The apparatus of embodiment 45 in which each set of parallel electrical signals comprises at least eight parallel electrical signals.
Embodiment 47: The apparatus of embodiment 46 in which each set of parallel electrical signals comprises at least 32 parallel electrical signals.
Embodiment 48: The apparatus of embodiment 47 in which each set of parallel electrical signals comprises at least 64 parallel electrical signals.
Embodiment 49: The apparatus of embodiment 33 in which the optical fiber cable comprises at least 100 cores of optical fibers, and the first optical connector is configured to couple at least 100 channels of optical signals to the photonic integrated circuit.
Embodiment 50: The apparatus of embodiment 49 in which the photonic integrated circuit is configured to process the at least 100 channels of optical signals and generate at least 100 first serial electrical signals.
Embodiment 51: The apparatus of embodiment 50 in which the first serializers/deserializers module is configured to convert the at least 100 first serial electrical signals into at least 100 sets of parallel electrical signals, and each set of parallel electrical signals comprises at least two parallel electrical signals.
Embodiment 52: The apparatus of embodiment 51 in which each set of parallel electrical signals comprises at least four parallel electrical signals.
Embodiment 53: The apparatus of embodiment 52 in which each set of parallel electrical signals comprises at least eight parallel electrical signals.
Embodiment 54: The apparatus of embodiment 53 in which each set of parallel electrical signals comprises at least 32 parallel electrical signals.
Embodiment 55: The apparatus of embodiment 54 in which each set of parallel electrical signals comprises at least 64 parallel electrical signals.
Embodiment 56: The apparatus of embodiment 49 in which the optical fiber cable comprises at least 500 cores of optical fibers, and the first optical connector is configured to couple at least 500 channels of optical signals to the photonic integrated circuit.
Embodiment 57: The apparatus of embodiment 56 in which the first serializers/deserializers module is configured to convert the at least 500 first serial electrical signals into at least 500 sets of parallel electrical signals, and each set of parallel electrical signals comprises at least two parallel electrical signals.
Embodiment 58: The apparatus of embodiment 56 in which the optical fiber cable comprises at least 1000 cores of optical fibers, and the first optical connector is configured to couple at least 1000 channels of optical signals to the photonic integrated circuit.
Embodiment 59: The apparatus of embodiment 58 in which the first serializers/deserializers module is configured to convert the at least 1000 first serial electrical signals into at least 1000 sets of parallel electrical signals, and each set of parallel electrical signals comprises at least two parallel electrical signals.
Embodiment 60: The apparatus of embodiment 1 in which the optical interconnect module comprises a first circuit board that has a first side and a second side, the second serializers/deserializers module has a first side and a second side, the optical interconnect module comprises first electrical terminals arranged on the first side of the first circuit board, the optical interconnect module comprises second electrical terminals arranged on the second side of the second serializers/deserializers module, the second electrical terminals are electrically coupled to the first electrical terminals, and
Embodiment 61: The apparatus of embodiment 60 in which the photonic integrated circuit has a first side and a second side, the photonic integrated circuit comprises fifth electrical terminals arranged on the first side of the photonic integrated circuit, and the fifth electrical terminals are electrically coupled to sixth electrical terminals of the first serializers/deserializers module.
Embodiment 62: The apparatus of embodiment 61 in which the fifth electrical terminals arranged on the first side of the photonic integrated circuit are directly soldered to the sixth electrical terminals of the first serializers/deserializers module.
Embodiment 63: The apparatus of embodiment 61 in which the first serializers/deserializers module and the photonic integrated circuit are mounted on opposite sides of the first circuit board, and the fifth electrical terminals arranged on the first side of the photonic integrated circuit are electrically coupled to the sixth electrical terminals of the first serializers/deserializers module through electrical connectors that pass through the first circuit board.
Embodiment 64: The apparatus of embodiment 61 in which the optical input port comprises a first optical connector configured to mate with a second optical connector that is coupled to an optical fiber cable that comprises a plurality of optical fibers, and the first optical connector is optically coupled to the second side of the photonic integrated circuit.
Embodiment 65: The apparatus of embodiment 64 in which the second side of the first circuit board includes an opening, and
Embodiment 66: The apparatus of embodiment 65, comprising:
Embodiment 67: The apparatus of embodiment 66 in which the third integrated circuit comprises at least one of a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, or an application specific integrated circuit (ASIC).
Embodiment 68: The apparatus of embodiment 66 in which the second circuit board defines an opening, and
Embodiment 69: The apparatus of embodiment 1, comprising:
Embodiment 70: The apparatus of embodiment 69 in which the third integrated circuit comprises at least one of a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, or an application specific integrated circuit (ASIC).
Embodiment 71: The apparatus of embodiment 1 in which the optical interconnect module comprises a first circuit board that has a first side and a second side, the first serializers/deserializers module is mounted on the first side of the first circuit board, and the photonic integrated circuit is mounted in a recess at the first side of the first circuit board.
Embodiment 72: The apparatus of embodiment 1 in which the optical input port comprises a first optical connector configured to mate with a second optical connector that is coupled to an optical fiber cable that comprises a plurality of optical fibers,
Embodiment 73: The apparatus of embodiment 1 in which the optical interconnect module comprises a first circuit board that has a first side and a second side,
Embodiment 74: The apparatus of embodiment 1 in which the optical input port comprises a first optical connector configured to mate with a second optical connector that is coupled to an optical fiber cable that comprises a plurality of optical fibers,
Embodiment 75: The apparatus of embodiment 1 in which the optical interconnect module comprises a first circuit board that has a first side and a second side,
Embodiment 76: The apparatus of embodiment 75 comprising third electrical terminals that are arranged on the second side of the first circuit board, in which the third electrical terminals are configured to be mated with fourth electrical terminals arranged on a second circuit board.
Embodiment 77: The apparatus of embodiment 76 in which the third electrical terminals are removably coupled to the fourth electrical terminals, and the third electrical terminals are connected to the fourth electrical terminals without using solder.
Embodiment 78: The apparatus of embodiment 1 in which the optical interconnect module comprises a first circuit board, the photonic integrated circuit has a first footprint on the first circuit board, the first serializers/deserializers module has a second footprint on the first circuit board, and the second footprint overlaps the first footprint.
Embodiment 79: The apparatus of embodiment 78 in which the first footprint is completely within the second footprint.
Embodiment 80: The apparatus of embodiment 78 in which a portion of the first footprint does not overlap the second footprint.
Embodiment 81: The apparatus of embodiment 1 in which the first optical signals provided to the photonic integrated circuit have a total bit rate of at least 1 Tbps.
Embodiment 82: The apparatus of embodiment 1 in which the first optical signals provided to the photonic integrated circuit have a total bit rate of at least 10 Tbps.
Embodiment 83: The apparatus of embodiment 1 in which the photonic integrated circuit comprises a photo detector, the optical interconnect module comprises at least one of a driver or a transimpedance amplifier, the driver is configured to drive an optical modulator, and the transimpedance amplifier is configured to amplify a signal output from the photo detector.
Embodiment 84: The apparatus of embodiment 1 in which the optical interconnect module comprises a first circuit board;
Embodiment 85: The apparatus of embodiment 84 in which the photonic integrated circuit comprises first electrical terminals arranged on the bottom side, the first electrical terminals are electrically coupled to second electrical terminals arranged on the first circuit board, the first circuit board defines an opening, the optical input port passes the opening in the first circuit board and is optical coupled to the bottom side of the photonic integrated circuit.
Embodiment 86: The apparatus of embodiment 84 in which a first subset of the second serializer/deserializers is disposed on the first circuit board in a vicinity of the first portion of the first serializers/deserializers module, and a second portion of the second serializers/deserializers module is disposed on the first circuit board in a vicinity of the second portion of the first serializers/deserializers module.
Embodiment 87: The apparatus of embodiment 86 in which the first portion of the first serializers/deserializers module is disposed between the photonic integrated circuit and the first portion of the second serializers/deserializers module, and the second portion of the first serializers/deserializers module is disposed between the photonic integrated circuit and the second portion of the second serializers/deserializers module.
Embodiment 88: The apparatus of embodiment 86 in which the first circuit board comprises a top surface and a bottom surface,
Embodiment 89: The apparatus of embodiment 88 in which the second electrical terminals are removably coupled to the fourth electrical terminals, and at least one of the second electrical terminals or the fourth electrical terminals comprise at least one of spring loaded connectors, compression interposers, or land-grid arrays.
Embodiment 90: The apparatus of embodiment 1 in which the optical interconnect module comprises a first circuit board and a plurality of driver/transimpedance amplifiers;
Embodiment 91: The apparatus of embodiment 90 in which the photonic integrated circuit comprises first electrical terminals arranged on the bottom side, the first electrical terminals are electrically coupled to second electrical terminals arranged on the first circuit board, the first circuit board defines an opening, and the optical input port passes the opening in the first circuit board and is optical coupled to the bottom side of the photonic integrated circuit.
Embodiment 92: The apparatus of embodiment 90 in which a first subset of the first serializer/deserializers are disposed on the first circuit board in a vicinity of the first subset of the driver/transimpedance amplifiers,
Embodiment 93: The apparatus of embodiment 92 in which the first subset of the driver/transimpedance amplifiers are disposed between the photonic integrated circuit and the first subset of the first serializer/deserializers, and the second subset of the driver/transimpedance amplifiers are disposed between the photonic integrated circuit and the second subset of the first serializer/deserializers.
Embodiment 94: The apparatus of embodiment 92 in which a first subset of the second serializer/deserializers are disposed on the first circuit board in a vicinity of the first subset of the first serializer/deserializers, and a second subset of the second serializer/deserializers are disposed on the first circuit board in a vicinity of the second subset of the first serializer/deserializers.
Embodiment 95: The apparatus of embodiment 1 in which the second serializers/deserializers module is configured to receive a plurality of third serial electrical signals, and generate a plurality of sets of second parallel electrical signals,
Embodiment 96: The apparatus of embodiment 95 in which the photonic integrated circuit comprises at least one of waveguides, vertical grating couplers, fiber edge couplers, modulators, optical power splitters, or optical polarization splitters.
Embodiment 97: The apparatus of embodiment 95 in which the first serializers/deserializers module comprises an interpolator or an electrical phase adjustment element that aligns multiple serial output signals that are transmitted to the photonic integrated circuit.
Embodiment 98: An apparatus comprising:
Embodiment 99: An apparatus comprising:
Embodiment 100: The apparatus of embodiment 99, comprising:
Embodiment 101: The apparatus of embodiment 99 in which the first deserializer is configured to perform signal conditioning on the electrical signals, the signal conditioning comprising at least one of (i) clock and data recovery, or (ii) signal equalization.
Embodiment 102: The apparatus of embodiment 99 in which the photonic integrated circuit comprises at least one of waveguides, photodetectors, vertical grating couplers, or fiber edge couplers.
Embodiment 103: The apparatus of embodiment 99 in which each of the first deserializer and the first serializer comprises at least one of (i) a multiplexer, (ii) a demultiplexer, (iii) a serial data port, (iv) a parallel data bus, (v) an equalizer, (vi) a clock recovery unit, or (vii) a data recovery unit.
Embodiment 104: The apparatus of embodiment 99, comprising a bus processing module configured to process signals transmitted from the first deserializer to the first serializer, in which the bus processing module performs at least one of switching of data, re-shuffling data, or coding of data.
Embodiment 105: The apparatus of embodiment 99 in which the photonic integrated circuit configured to generate N serial electrical signals, and the first serializer is configured to generate M serial electrical signals based on the plurality of sets of first parallel electrical signals, M and N are positive integers, and M is different from N.
Embodiment 106: The apparatus of embodiment 105 in which the photonic integrated circuit is configured to generate N lanes of P Gbps serial electrical signals, the second serializers/deserializers module is configured to generate N/Q lanes of P*Q Gbps serial electrical signals, and P and Q are positive numbers.
Embodiment 107: The apparatus of embodiment 99 in which the first serial electrical signals are modulated according to a first modulation protocol, and the second serial electrical signals are modulated according to a second modulation protocol that is different from the first modulation protocol.
Embodiment 108: The apparatus of embodiment 99 in which the optical interconnect module comprises a first circuit board,
Embodiment 109: The apparatus of embodiment 108 in which the optical interconnect module comprises first electrical terminals arranged on the first circuit board, and the first electrical terminals are configured to mate with second electrical terminals arranged on a second circuit board.
Embodiment 110: The apparatus of embodiment 109 in which the first electrical terminals are removably coupled to the second electrical terminals of the second circuit board.
Embodiment 111: The apparatus of embodiment 109 in which at least one of the first electrical terminals or the second electrical terminals comprise at least one of spring loaded connectors, compression interposers, or land-grid arrays.
Embodiment 112: The apparatus of embodiment 109 in which the first electrical terminals are arranged on a second side of the first circuit board, the photonic integrated circuit is also mounted on the second side of the first circuit board, and at least a portion of the photonic integrated circuit is positioned between the first circuit board and the second circuit board when the first electrical terminals of the first circuit board mate with the second electrical terminals of the second circuit board.
Embodiment 113: The apparatus of embodiment 109 in which the first serializer is electrically coupled to the first circuit board through third electrical terminals that have a first minimum spacing between the terminals, the first electrical terminals arranged on the first circuit board have a second minimum spacing between terminals, and the second minimum spacing is larger than the first minimum spacing.
Embodiment 114: The apparatus of embodiment 113 in which the second minimum spacing is at least twice the first minimum spacing.
Embodiment 115: The apparatus of embodiment 113 in which the first minimum spacing is less than or equal to 200 μm.
Embodiment 116: The apparatus of embodiment 113 in which the first minimum spacing is less than or equal to 100 μm.
Embodiment 117: The apparatus of embodiment 113 in which the first minimum spacing is less than or equal to 50 μm.
Embodiment 118: The apparatus of embodiment 99 in which the optical input port comprises a first optical connector configured to mate with a second optical connector coupled to an optical fiber cable that provides a plurality of optical paths.
Embodiment 119: The apparatus of embodiment 118 in which each optical path is provided by a core of an optical fiber in the optical fiber cable.
Embodiment 120: The apparatus of embodiment 118 in which the first optical connector is configured to couple optical signals propagating along at least two optical paths to the photonic integrated circuit.
Embodiment 121: The apparatus of embodiment 120 in which the photonic integrated circuit is configured to process the at least two channels of optical signals and generate at least two first serial electrical signals.
Embodiment 122: The apparatus of embodiment 121 in which the first serializers/deserializers module is configured to convert the at least two first serial electrical signals into at least two sets of parallel electrical signals, and each set of parallel electrical signals comprises at least two parallel electrical signals.
Embodiment 123: The apparatus of embodiment 122 in which each set of parallel electrical signals comprises at least four parallel electrical signals.
Embodiment 124: The apparatus of embodiment 123 in which each set of parallel electrical signals comprises at least eight parallel electrical signals.
Embodiment 125: The apparatus of embodiment 124 in which each set of parallel electrical signals comprises at least 32 parallel electrical signals.
Embodiment 126: The apparatus of embodiment 125 in which each set of parallel electrical signals comprises at least 64 parallel electrical signals.
Embodiment 127: The apparatus of embodiment 118 in which the first optical connector is configured to couple optical signals propagating along at least four optical paths to the photonic integrated circuit.
Embodiment 128: The apparatus of embodiment 118 in which the first optical connector is configured to couple optical signals propagating along at least eight optical paths to the photonic integrated circuit.
Embodiment 129: The apparatus of embodiment 118 in which the optical fiber cable comprises at least 10 cores of optical fibers, and the first optical connector is configured to couple at least 10 channels of optical signals to the photonic integrated circuit.
Embodiment 130: The apparatus of embodiment 129 in which the photonic integrated circuit is configured to process the at least 10 channels of optical signals and generate at least 10 first serial electrical signals.
Embodiment 131: The apparatus of embodiment 130 in which the first serializers/deserializers module is configured to convert the at least 10 first serial electrical signals into at least 10 sets of parallel electrical signals, and each set of parallel electrical signals comprises at least two parallel electrical signals.
Embodiment 132: The apparatus of embodiment 131 in which each set of parallel electrical signals comprises at least four parallel electrical signals.
Embodiment 133: The apparatus of embodiment 132 in which each set of parallel electrical signals comprises at least eight parallel electrical signals.
Embodiment 134: The apparatus of embodiment 118 in which the optical fiber cable comprises at least 100 cores of optical fibers, and the first optical connector is configured to couple at least 100 channels of optical signals to the photonic integrated circuit.
Embodiment 135: The apparatus of embodiment 134 in which the photonic integrated circuit is configured to process the at least 100 channels of optical signals and generate at least 100 first serial electrical signals.
Embodiment 136: The apparatus of embodiment 135 in which the first deserializer is configured to convert the at least 100 first serial electrical signals into at least 100 sets of parallel electrical signals, and each set of parallel electrical signals comprises at least two parallel electrical signals.
Embodiment 137: The apparatus of embodiment 136 in which each set of parallel electrical signals comprises at least four parallel electrical signals.
Embodiment 138: The apparatus of embodiment 137 in which each set of parallel electrical signals comprises at least eight parallel electrical signals.
Embodiment 139: The apparatus of embodiment 138 in which each set of parallel electrical signals comprises at least 32 parallel electrical signals.
Embodiment 140: The apparatus of embodiment 139 in which each set of parallel electrical signals comprises at least 64 parallel electrical signals.
Embodiment 141: The apparatus of embodiment 134 in which the optical fiber cable comprises at least 500 optical fibers, and the first optical connector is configured to couple at least 500 channels of optical signals to the photonic integrated circuit.
Embodiment 142: The apparatus of embodiment 141 in which the first deserializer is configured to convert the at least 500 first serial electrical signals into at least 500 sets of parallel electrical signals, and each set of parallel electrical signals comprises at least two parallel electrical signals.
Embodiment 143: The apparatus of embodiment 141 in which the optical fiber cable comprises at least 1000 optical fibers, and the first optical connector is configured to couple at least 1000 channels of optical signals to the photonic integrated circuit.
Embodiment 144: The apparatus of embodiment 143 in which the first deserializer is configured to convert the at least 1000 first serial electrical signals into at least 1000 sets of parallel electrical signals, and each set of parallel electrical signals comprises at least two parallel electrical signals.
Embodiment 145: The apparatus of embodiment 99 in which the optical interconnect module comprises a first circuit board that has a first side and a second side, the first serializer has a first side and a second side, the optical interconnect module comprises first electrical terminals arranged on the first side of the first circuit board, the optical interconnect module comprises second electrical terminals arranged on the second side of the first serializer, the second electrical terminals are electrically coupled to the first electrical terminals, and
Embodiment 146: The apparatus of embodiment 145 in which the photonic integrated circuit has a first side and a second side, the photonic integrated circuit comprises fifth electrical terminals arranged on the first side of the photonic integrated circuit, and the fifth electrical terminals are electrically coupled to sixth electrical terminals of the first deserializer.
Embodiment 147: The apparatus of embodiment 146 in which the fifth electrical terminals arranged on the first side of the photonic integrated circuit are directly soldered to the sixth electrical terminals of the first deserializer.
Embodiment 148: The apparatus of embodiment 146 in which the first deserializer and the photonic integrated circuit are mounted on opposite sides of the first circuit board, and the fifth electrical terminals arranged on the first side of the photonic integrated circuit are electrically coupled to the sixth electrical terminals of the first deserializer through electrical connectors that pass through the first circuit board.
Embodiment 149: The apparatus of embodiment 146 in which the optical input port comprises a first optical connector configured to mate with a second optical connector that is coupled to an optical fiber cable that comprises a plurality of optical fibers, and the first optical connector is optically coupled to the second side of the photonic integrated circuit.
Embodiment 150: The apparatus of embodiment 149 in which the second side of the first circuit board includes an opening, and
Embodiment 151: The apparatus of embodiment 150, comprising:
Embodiment 152: The apparatus of embodiment 151 in which the third integrated circuit comprises at least one of a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, or an application specific integrated circuit (ASIC).
Embodiment 153: The apparatus of embodiment 151 in which the second circuit board defines an opening, and
Embodiment 154: The apparatus of embodiment 99, comprising:
Embodiment 155: The apparatus of embodiment 154 in which the third integrated circuit comprises at least one of a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, or an application specific integrated circuit (ASIC).
Embodiment 156: The apparatus of embodiment 99 in which the optical interconnect module comprises a first circuit board that has a first side and a second side, the first deserializer is mounted on the first side of the first circuit board, and the photonic integrated circuit is mounted in a recess at the first side of the first circuit board.
Embodiment 157: The apparatus of embodiment 99 in which the optical input port comprises a first optical connector configured to mate with a second optical connector that is coupled to an optical fiber cable that comprises a plurality of optical fibers,
Embodiment 158: The apparatus of embodiment 99 in which the optical interconnect module comprises a first circuit board that has a first side and a second side,
Embodiment 159: The apparatus of embodiment 99 in which the optical input port comprises a first optical connector configured to mate with a second optical connector that is coupled to an optical fiber cable that comprises a plurality of optical fibers,
Embodiment 160: The apparatus of embodiment 99 in which the optical interconnect module comprises a first circuit board that has a first side and a second side,
Embodiment 161: The apparatus of embodiment 160, comprising third electrical terminals that are arranged on the second side of the first circuit board, in which the third electrical terminals are configured to be mated with fourth electrical terminals arranged on a second circuit board.
Embodiment 162: The apparatus of embodiment 161 in which the third electrical terminals are removably coupled to the fourth electrical terminals, and the third electrical terminals are connected to the fourth electrical terminals without using solder.
Embodiment 163: The apparatus of embodiment 99 in which the optical interconnect module comprises a first circuit board, the photonic integrated circuit has a first footprint on the first circuit board, the first deserializer has a second footprint on the first circuit board, and the second footprint overlaps the first footprint.
Embodiment 164: The apparatus of embodiment 163 in which the first footprint is completely within the second footprint.
Embodiment 165: The apparatus of embodiment 163 in which a portion of the first footprint does not overlap the second footprint.
Embodiment 166: The apparatus of embodiment 99 in which the first optical signals provided to the photonic integrated circuit have a total bit rate of at least 1 Tbps.
Embodiment 167: The apparatus of embodiment 99 in which the first optical signals provided to the photonic integrated circuit have a total bit rate of at least 10 Tbps.
Embodiment 168: The apparatus of embodiment 99 in which the photonic integrated circuit comprises a photo detector, the optical interconnect module comprises a transimpedance amplifier, and the transimpedance amplifier is configured to amplify a signal output from the photo detector.
Embodiment 169: The apparatus of embodiment 99 in which the optical interconnect module comprises a first circuit board;
Embodiment 170: The apparatus of embodiment 169 in which the photonic integrated circuit comprises first electrical terminals arranged on the bottom side, the first electrical terminals are electrically coupled to second electrical terminals arranged on the first circuit board, the first circuit board defines an opening, the optical input port passes the opening in the first circuit board and is optical coupled to the bottom side of the photonic integrated circuit.
Embodiment 171: The apparatus of embodiment 169 in which a first portion of the first serializer is disposed on the first circuit board in a vicinity of the first portion of the first deserializer, and a second portion of the first serializer is disposed on the first circuit board in a vicinity of the second portion of the first deserializer.
Embodiment 172: The apparatus of embodiment 171 in which the first portion of the first deserializer is disposed between the photonic integrated circuit and the first portion of the first serializer, and the second portion of the first deserializer is disposed between the photonic integrated circuit and the second portion of the first serializer.
Embodiment 173: The apparatus of embodiment 171 in which the first circuit board comprises a top surface and a bottom surface,
Embodiment 174: The apparatus of embodiment 173 in which the second electrical terminals are removably coupled to the fourth electrical terminals, and at least one of the second electrical terminals or the fourth electrical terminals comprise at least one of spring loaded connectors, compression interposers, or land-grid arrays.
Embodiment 175: The apparatus of embodiment 99 in which the optical interconnect module comprises a first circuit board and a plurality of transimpedance amplifiers;
Embodiment 176: The apparatus of embodiment 175 in which the photonic integrated circuit comprises first electrical terminals arranged on the bottom side, the first electrical terminals are electrically coupled to second electrical terminals arranged on the first circuit board, the first circuit board defines an opening, and the optical input port passes the opening in the first circuit board and is optical coupled to the bottom side of the photonic integrated circuit.
Embodiment 177: The apparatus of embodiment 175 in which a first portion of the first deserializer is disposed on the first circuit board in a vicinity of the first subset of the transimpedance amplifiers,
Embodiment 178: The apparatus of embodiment 177 in which the first subset of the transimpedance amplifiers are disposed between the photonic integrated circuit and the first portion of the first deserializer, and the second subset of the transimpedance amplifiers are disposed between the photonic integrated circuit and the second portion of the first deserializer.
Embodiment 179: The apparatus of embodiment 177 in which a first portion of the first serializer disposed on the first circuit board in a vicinity of the first portion of the first deserializer, and a second portion of the first serializer is disposed on the first circuit board in a vicinity of the second portion of the first deserializer.
Embodiment 180: The apparatus of embodiment 99 in which the first serializer is configured to receive a plurality of third serial electrical signals, and generate a plurality of sets of second parallel electrical signals,
Embodiment 181: An apparatus comprising:
Embodiment 182: The apparatus of embodiment 181, comprising:
Embodiment 183: The apparatus of embodiment 181 in which the first deserializer is configured to perform signal conditioning on the electrical signals, the signal conditioning comprising at least one of (i) clock and data recovery, or (ii) signal equalization.
Embodiment 184: The apparatus of embodiment 181 in which the photonic integrated circuit comprises at least one of waveguides, photodetectors, vertical grating couplers, or fiber edge couplers.
Embodiment 185: The apparatus of embodiment 181 in which each of the first deserializer and the first serializer comprises at least one of (i) a multiplexer, (ii) a demultiplexer, (iii) a serial data port, (iv) a parallel data bus, (v) an equalizer, (vi) a clock recovery unit, or (vii) a data recovery unit.
Embodiment 186: The apparatus of embodiment 181, comprising a bus processing module configured to process signals transmitted from the first deserializer to the first serializer, in which the bus processing module performs at least one of switching of data, re-shuffling data, or coding of data.
Embodiment 187: An apparatus comprising:
Embodiment 188: The apparatus of embodiment 187, further comprising:
Embodiment 189: An apparatus comprising:
Embodiment 190: The apparatus of embodiment 189 in which the first electrical terminals extend along directions substantially perpendicular to the first surface of the first circuit board.
Embodiment 191: The apparatus of embodiment 189 in which the first electrical terminals comprise at least one of spring loaded connectors, compression interposers, or land-grid arrays.
Embodiment 192: The apparatus of embodiment 189, comprising:
Embodiment 193: The apparatus of embodiment 192 in which the second integrated circuit comprises at least one of a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, or an application specific integrated circuit (ASIC).
Embodiment 194: The apparatus of embodiment 192 in which the deserializer or the serializer/deserializer is embedded in the second integrated circuit.
Embodiment 195: The apparatus of embodiment 189 in which the photonic integrated circuit is mounted on the first surface of the first circuit board.
Embodiment 196: The apparatus of embodiment 189 in which the first circuit board has a second surface defined by the length and the width, the second surface is spaced apart from the first surface by the thickness;
Embodiment 197: The apparatus of embodiment 189 in which the optical interconnect module comprises at least one of a driver or a transimpedance amplifier, the driver is configured to drive an optical modulator, and the transimpedance amplifier is configured to amplify a signal output from a photo detector;
Embodiment 198: The apparatus of embodiment 189 in which the photonic integrated circuit has a length, a width, and a thickness, the length is at least twice the thickness, and the width is at least twice the thickness;
Embodiment 199: The apparatus of embodiment 189 in which the photonic integrated circuit has a length, a width, and a thickness, the length is at least twice the thickness, and the width is at least twice the thickness;
Embodiment 200: The apparatus of embodiment 189 in which the optical interconnect module comprises at least one of a driver or a transimpedance amplifier, the driver is configured to drive an optical modulator, and the transimpedance amplifier is configured to amplify an electrical signal from a photo detector;
Embodiment 201: The apparatus of embodiment 189 in which the optical input port comprises a first optical connector configured to mate with a second optical connector coupled to an optical fiber cable that comprises a plurality of optical fibers.
Embodiment 202: The apparatus of embodiment 201 in which the photonic integrated circuit comprises vertical-coupling elements configured to couple light from the optical input port to the photonic integrated circuit.
Embodiment 203: The apparatus of embodiment 202 in which the first optical connector comprises one or more lenses configured to project light onto the vertical coupling elements.
Embodiment 204: The apparatus of embodiment 202 in which the first optical connector and the second optical connector comprise one or more optical components configured to couple M spatial paths of the optical fibers and an array of N vertical-coupling elements of the photonic integrated circuit, N is a positive integer, M is a positive integer, and N is equal to or different from M.
Embodiment 205: The apparatus of embodiment 204 in which the one or more optical components of the first and second optical connectors are configured to implement at least one of
Embodiment 206: A system comprising:
Embodiment 207: The system of embodiment 206 in which at least one of the at least one optical interconnect module is removably coupled to the first circuit board.
Embodiment 208: The system of embodiment 206 in which at least one of the at least one optical interconnect module is removably coupled to the first circuit board.
Embodiment 209: The system of embodiment 206 in which the first optical connector is removably coupled to the external optical link.
Embodiment 210: The system of embodiment 206 in which the first optical connector is fixedly coupled to the external optical link.
Embodiment 211: The system of embodiment 206 in which one or more optical fibers are directly attached to the photonic integrated circuit.
Embodiment 212: The system of embodiment 206 in which one or more optical fibers are removably attached to the at least one optical interconnect module.
Embodiment 213: The system of embodiment 206 in which the at least one data processor comprises at least a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, or an application specific integrated circuit (ASIC).
Embodiment 214: The system of embodiment 206 in which the housing comprises a front panel having a front surface;
Embodiment 215: The system of embodiment 214 in which the at least one data processor is also mounted on the first surface of the first circuit board.
Embodiment 216: The system of embodiment 215, comprising one or more optical paths that pass a first opening of the first circuit board and a second opening of the front panel, in which the one or more optical paths enable one or more optical signals from the external optical link to be coupled through the first optical connector to the photonic integrated circuit.
Embodiment 217: The system of embodiment 214 in which the at least one data processor is mounted on a second surface of the first circuit board, the second surface is opposite to the first surface.
Embodiment 218: The system of embodiment 217, comprising one or more optical paths that pass an opening of the front panel, in which the optical path enables one or more optical signals from the external optical link to be coupled through the first optical connector to the photonic integrated circuit.
Embodiment 219: The system of embodiment 217 in which at least one of the at least one optical interconnect module passes an opening of the front panel.
Embodiment 220: The system of embodiment 206 in which the first circuit board is configured as a front panel of the housing.
Embodiment 221: The system of embodiment 206, comprising a rackmount module, in which the rackmount module comprises the housing, the first circuit board, the at least one data processor, and the at least one optical interconnect module,
Embodiment 222: The system of embodiment 206 in which the optical interconnect module comprises:
Embodiment 223: The system of embodiment 222, comprising a third serializer/deserializer configured to generate a set of second parallel electrical signal based on the second serial electrical signal;
Embodiment 224: The system of embodiment 223 in which the third serializer/deserializer is embedded in the at least one data processor.
Embodiment 225: The system of embodiment 206, comprising a first serializer/deserializer configured to generate a set of first parallel electrical signals based on the first serial electrical signal;
Embodiment 226: The system of embodiment 225 in which the first serializer/deserializer is embedded in the at least one data processor.
Embodiment 227: The system of embodiment 206 in which the first circuit board has a first surface and a second surface,
Embodiment 228: The system of embodiment 227 in which the first circuit board functions as a front panel of the housing.
Embodiment 229: The system of embodiment 227 in which the housing comprises a front panel, and the first circuit board is substantially parallel to the front panel.
Embodiment 230: The system of embodiment 229 in which the first circuit board is spaced apart from the front panel, and a distance between the first circuit board and the front panel is in a range from 0.1 to 2 inches.
Embodiment 231: The system of embodiment 206 in which the first circuit board has a first surface and a second surface,
Embodiment 232: The system of embodiment 231 in which the first circuit board functions as a front panel of the housing.
Embodiment 233: The system of embodiment 231 in which the housing comprises a front panel, and the first circuit board is substantially parallel to the front panel.
Embodiment 234: The system of embodiment 233 in which the first circuit board is spaced apart from the front panel, and a distance between the first circuit board and the front panel is in a range from 0.1 to 2 inches.
Embodiment 235: The system of embodiment 206, comprising a second circuit board comprising a second surface oriented substantially parallel to the bottom surface of the housing, and a plurality of electronic components mounted on the second surface of the second circuit board,
Embodiment 236: The system of embodiment 206 in which the first optical connector is configured to releasably connect with a second optical connector that is coupled to a bundle of optical fibers.
Embodiment 237: The system of embodiment 236 in which the first optical connector is configured to provide at least 2 optical paths to enable optical signals from the bundle of optical fibers to be coupled to the at least one data processor.
Embodiment 238: The system of embodiment 236 in which the first optical connector is configured to provide at least 4 optical paths to enable optical signals from the bundle of optical fibers to be coupled to the at least one data processor.
Embodiment 239: The system of embodiment 236 in which the first optical connector is configured to provide at least 8 optical paths to enable optical signals from the bundle of optical fibers to be coupled to the at least one data processor.
Embodiment 240: The system of embodiment 236 in which the first optical connector is configured to provide at least 16 optical paths to enable optical signals from the bundle of optical fibers to be coupled to the at least one data processor.
Embodiment 241: The system of embodiment 236 in which the first optical connector is configured to provide at least 32 optical paths to enable optical signals from the bundle of optical fibers to be coupled to the at least one data processor.
Embodiment 242: The system of embodiment 236 in which the first optical connector is configured to provide at least 64 optical paths to enable optical signals from the bundle of optical fibers to be coupled to the at least one data processor.
Embodiment 243: The system of embodiment 236 in which the plurality of optical fibers comprise at least 100 cores of optical fibers.
Embodiment 244: The system of embodiment 236 in which the plurality of optical fibers comprise at least 500 cores of optical fibers.
Embodiment 245: The system of embodiment 236 in which the plurality of optical fibers comprise at least 1000 cores of optical fibers.
Embodiment 246: A system comprising:
Embodiment 247: The system of embodiment 246 in which each optical/electrical communication interface comprises:
Embodiment 248: The system of embodiment 247 in which at least one of the at least one data processor and at least one of the at least one photonic integrated circuit are mounted on a same side of the first circuit board.
Embodiment 249: The system of embodiment 247 in which at least one of the at least one data processor is mounted on a first side of the first circuit board, at least one of the at least one photonic integrated circuit is mounted on a second side of the first circuit board, and the second side is opposite the first side.
Embodiment 250: A system comprising:
Embodiment 251: The system of embodiment 250 in which the at least one optical/electrical communication interface is configured to receive one or more optical signals from an external optical link, and generate one or more electrical signals based on the one or more optical signals; and
Embodiment 252: A system comprising:
Embodiment 253: The system of embodiment 252 in which the first angle is in a range from −5° to 5°.
Embodiment 254: The system of embodiment 252 in which the first circuit board is spaced apart from the front panel at a distance in a range from 0.1 to 2 inches.
Embodiment 255: The system of embodiment 252 in which each optical/electrical communication interface comprises:
Embodiment 256: The system of embodiment 255 in which at least one of the at least one data processor and at least one of the at least one photonic integrated circuit are mounted on a same side of the first circuit board.
Embodiment 257: The system of embodiment 255 in which at least one of the at least one data processor is mounted on a first side of the first circuit board, at least one of the at least one photonic integrated circuit is mounted on a second side of the first circuit board, and the second side is opposite the first side.
Embodiment 258: A system comprising:
Embodiment 259: The system of embodiment 258 in which the at least one optical/electrical communication interface is configured to receive one or more optical signals from an external optical link, and generate one or more electrical signals based on the one or more optical signals; and
Embodiment 260: A system comprising:
Embodiment 261: The system of embodiment 260 in which the data processor comprises a network switch configured to switch signals transmitted in a first subset of the optical fibers to a second subset of the optical fibers.
Embodiment 262: The system of embodiment 260 in which the plurality of optical fibers comprise at least 100 optical fibers.
Embodiment 263: The system of embodiment 260 in which the plurality of optical fibers comprise at least 500 optical fibers.
Embodiment 264: The system of embodiment 260 in which the plurality of optical fibers comprise at least 1000 optical fibers.
Embodiment 265: The system of embodiment 260 in which the plurality of optical fibers are bundled in an optical cable having a cross section, for at least a portion of the cross section the optical cable has at least 4 optical fibers per square millimeter.
Embodiment 266: The system of embodiment 260 in which the plurality of optical fibers are bundled in an optical cable having a cross section, for at least a portion of the cross section the optical cable has at least 8 optical fibers per square millimeter.
Embodiment 267: The system of embodiment 260 in which the plurality of optical fibers are bundled in an optical cable having a cross section, for at least a portion of the cross section the optical cable has at least 16 optical fibers per square millimeter.
Embodiment 268: The system of embodiment 260, comprising a first circuit board and a second circuit board;
Embodiment 269: The system of embodiment 260 in which the plurality of third serializer/deserializers are embedded in the data processor.
Embodiment 270: The system of embodiment 260 in which the data processor comprises at least one of a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, or an application specific integrated circuit (ASIC).
Embodiment 271: The system of embodiment 260, comprising a second optical interconnect module comprising:
Embodiment 272: An apparatus comprising:
Embodiment 273: The system of embodiment 272 in which the substrate is configured to be removably connectable to a printed circuit board.
Embodiment 274: The system of embodiment 272, further comprising a second optical connector part that is configured to couple light from an array of optical fibers to the first optical connector part.
Embodiment 275: The system of embodiment 272 in which the electronic integrated circuit comprises a first serializers/deserializers and a second serializers/deserializers;
Embodiment 276: The system of embodiment 272, further comprising a third serializers/deserializers that has a serial communication portion that is electrically coupled to the serial communication portion of the second serializers/deserializers.
Embodiment 277: The system of embodiment 272 in which the photonic integrated circuit is configured to receive and process optical signals provided from an external signal source, in which the optical signals are carried by at least one of continuous wave light or pulsed light.
Embodiment 278: The system of embodiment 272, further comprising a connector module configured to removably attach the substrate to a printed circuit board.
Embodiment 279: An apparatus comprising:
Embodiment 280: The apparatus of embodiment 279, further comprising a second optical connector part that is optically coupled to an array of optical fibers and configured to couple light from the optical fibers to the first optical connector part.
Embodiment 281: The apparatus of embodiment 279 in which the electronic integrated circuit comprises a first serializers/deserializers and a second serializers/deserializers;
Embodiment 282: The apparatus of embodiment 281, further comprising a third serializers/deserializers that has a serial communication portion that is electrically coupled to the serial communication portion of the second serializers/deserializers.
Embodiment 283: The apparatus of embodiment 282, further comprising a digital application specific integrated circuit mounted on the printed circuit board, in which the third serializers/deserializers are embedded in the application specific integrated circuit, and the serial communication portion of the third serializers/deserializers is electrically coupled to the serial communication portion of the second serializers/deserializers through electrical connections on or in the printed circuit board.
Embodiment 284: The apparatus of embodiment 279 in which the photonic integrated circuit is configured to receive and process optical signals provided from an external signal source, in which the optical signals are carried by at least one of continuous wave light or pulsed light.
Embodiment 285: The apparatus of embodiment 279, further comprising a connector module configured to removably attach the substrate to a printed circuit board.
Embodiment 286: An apparatus comprising:
Embodiment 287: An apparatus comprising:
Embodiment 288: An apparatus comprising:
Embodiment 289: The apparatus of embodiment 288 in which the first optical connector part is optically coupled to the second main surface of the photonic integrated circuit.
Embodiment 290: The apparatus of embodiment 289, further comprising a second optical connector part that is optically coupled to an array of optical fibers and configured to couple light from the optical fibers to the first optical connector part.
Embodiment 291: The apparatus of embodiment 288 in which the first optical connector part is optically coupled to the first main surface of the photonic integrated circuit.
Embodiment 292: The apparatus of embodiment 288 in which the electronic integrated circuit comprises a first serializers/deserializers and a second serializers/deserializers;
Embodiment 293: The apparatus of embodiment 292, further comprising a third serializers/deserializers that comprises a serial communication portion that is electrically coupled to the serial communication portion of the second serializers/deserializers.
Embodiment 294: The apparatus of embodiment 288, further comprising a digital application specific integrated circuit mounted on the printed circuit board, in which the third serializers/deserializers are embedded in the application specific integrated circuit, and the serial communication portion of the third serializers/deserializers is electrically coupled to the serial communication portion of the second serializers/deserializers through electrical connections on or in the printed circuit board.
Embodiment 295: The apparatus of embodiment 288 in which the photonic integrated circuit is configured to receive and process optical signals provided from an external signal source, in which the optical signals are carried by at least one of continuous wave light or pulsed light.
Embodiment 296: The apparatus of embodiment 288, further comprising a connector module configured to removably attach the substrate to a printed circuit board.
Embodiment 297: The apparatus of embodiment 288, further comprising control circuitry configured to control the photonic integrated circuit.
Embodiment 298: A datacenter network switching system that comprises the apparatus or system of any of embodiments 1 to 297.
Embodiment 299: A supercomputer that comprises the apparatus or system of any of embodiments 1 to 297.
Embodiment 300: An autonomous vehicle that comprises the apparatus or system of any of embodiments 1 to 297.
Embodiment 301: The autonomous vehicle of embodiment 300 in which the vehicle comprises at least one of a car, a truck, a train, a boat, a ship, a submarine, a helicopter, a drone, an airplane, a space rover, or a space ship.
Embodiment 302: A robot that comprises the apparatus or system of any of embodiments 1 to 297.
Embodiment 303: The robot of embodiment 302 in which the robot comprises at least one of an industrial robot, a helper robot, a medical surgery robot, a merchandise delivery robot, a teaching robot, a cleaning robot, a cooking robot, a construction robot, or an entertainment robot.
Embodiment 304: A method comprising:
Embodiment 305: The method of embodiment 304, comprising:
Embodiment 306: The method of embodiment 304, comprising performing signal conditioning on the electrical signals, the signal conditioning comprising at least one of (i) clock and data recovery, or (ii) signal equalization.
Embodiment 307: The method of embodiment 304, comprising processing the first parallel electrical signals prior to generating the second serial electrical signals, the processing comprising at least one of switching of data, re-shuffling data, or coding of data.
Embodiment 308: The method of embodiment 307, in which the first serial electrical signals comprise N lanes of T×N/(N−k) Gbps electrical signals, N and k are positive integers, and T is a real value;
Embodiment 309: The method of embodiment 307, in which the first serial signals comprise N lanes of T×N/(N−k) Gbps electrical signals, N and k are positive integers, and T is a real value;
Embodiment 310: The method of embodiment 304 in which generating the plurality of first serial electrical signals comprises generating N serial electrical signals, and generating the plurality of second serial electrical signals comprises generating M serial electrical signals based on the plurality of sets of first parallel electrical signals, M and N are positive integers, and M is different from N.
Embodiment 311: The method of embodiment 310 in which generating the plurality of first serial electrical signals comprises generating N lanes of P Gbps serial electrical signals, and generating the plurality of second serial electrical signals comprises generating N/Q lanes of P*Q Gbps serial electrical signals, and P and Q are positive numbers.
Embodiment 312: The method of embodiment 304 in which the first serial electrical signals are modulated according to a first modulation protocol, and the second serial electrical signals are modulated according to a second modulation protocol that is different from the first modulation protocol.
Embodiment 313: The method of embodiment 304, further comprising:
Embodiment 314: The method of embodiment 313, comprising:
Embodiment 315: The method of embodiment 314 in which generating the third serial electrical signals comprises generating M serial electrical signals based on the sets of fourth parallel electrical signals; and
Embodiment 316: The method of embodiment 315 in which generating the third serial electrical signals comprises generating N/Q lanes of P*Q Gbps serial electrical signals; and
Embodiment 317: The method of embodiment 313 in which the third serial electrical signals are modulated according to a first modulation protocol, and the fourth serial electrical signals are modulated according to a second modulation protocol that is different from the first modulation protocol.
Embodiment 318: The method of embodiment 313, comprising performing signal conditioning on the electrical signals, the signal conditioning comprising at least one of (i) clock and data recovery, or (ii) signal equalization.
Embodiment 319: The method of embodiment 313, comprising aligning multiple serial signals.
Embodiment 320: The method of embodiment 313, comprising after generating the sets of third parallel electrical signals and prior to generating the fourth serial electrical signals, processing the electrical signals, in which the processing comprises performing at least one of switching of data, re-shuffling data, or coding of data.
Embodiment 321: The method of embodiment 304 in which receiving a plurality of channels of first optical signals comprises receiving at least 2 channels of optical signals.
Embodiment 322: The method of embodiment 321 in which generating a plurality of first serial electrical signals comprises processing the at least 2 channels of optical signals and generating at least 2 first serial electrical signals.
Embodiment 323: The method of embodiment 322 in which generating a plurality of sets of first parallel electrical signals comprises converting the at least 2 first serial electrical signals into at least 2 sets of parallel electrical signals, and each set of parallel electrical signals comprises at least two parallel electrical signals.
Embodiment 324: The method of embodiment 323 in which each set of parallel electrical signals comprises at least four parallel electrical signals.
Embodiment 325: The method of embodiment 324 in which each set of parallel electrical signals comprises at least eight parallel electrical signals.
Embodiment 326: The method of embodiment 325 in which each set of parallel electrical signals comprises at least 32 parallel electrical signals.
Embodiment 327: The method of embodiment 326 in which each set of parallel electrical signals comprises at least 64 parallel electrical signals.
Embodiment 328: The method of embodiment 304 in which receiving a plurality of channels of first optical signals comprises receiving at least 4 channels of optical signals.
Embodiment 329: The method of embodiment 304 in which receiving a plurality of channels of first optical signals comprises receiving at least 8 channels of optical signals.
Embodiment 330: The method of embodiment 304 in which receiving a plurality of channels of first optical signals comprises receiving at least 16 channels of optical signals.
Embodiment 331: The method of embodiment 304 in which receiving a plurality of channels of first optical signals comprises receiving at least 32 channels of optical signals.
Embodiment 332: The method of embodiment 304 in which receiving a plurality of channels of first optical signals comprises receiving at least 64 channels of optical signals.
Embodiment 333: The method of embodiment 304 in which receiving a plurality of channels of first optical signals comprises receiving at least 100 channels of optical signals.
Embodiment 334: The method of embodiment 333 in which generating a plurality of first serial electrical signals comprises processing the at least 100 channels of optical signals and generating at least 100 first serial electrical signals.
Embodiment 335: The method of embodiment 334 in which generating a plurality of sets of first parallel electrical signals comprises converting the at least 100 first serial electrical signals into at least 100 sets of parallel electrical signals, and each set of parallel electrical signals comprises at least two parallel electrical signals.
Embodiment 336: The method of embodiment 335 in which each set of parallel electrical signals comprises at least four parallel electrical signals.
Embodiment 337: The method of embodiment 336 in which each set of parallel electrical signals comprises at least eight parallel electrical signals.
Embodiment 338: The method of embodiment 337 in which each set of parallel electrical signals comprises at least 32 parallel electrical signals.
Embodiment 339: The method of embodiment 338 in which each set of parallel electrical signals comprises at least 64 parallel electrical signals.
Embodiment 340: The method of embodiment 333 in which generating a plurality of first serial electrical signals comprises processing at least 500 channels of optical signals and generating at least 500 first serial electrical signals.
Embodiment 341: The method of embodiment 340 in which generating a plurality of sets of first parallel electrical signals comprises converting the at least 500 first serial electrical signals into at least 500 sets of parallel electrical signals, and each set of parallel electrical signals comprises at least two parallel electrical signals.
Embodiment 342: The method of embodiment 340 in which generating a plurality of first serial electrical signals comprises processing at least 1000 channels of optical signals and generating at least 1000 first serial electrical signals.
Embodiment 343: The method of embodiment 342 in which generating a plurality of sets of first parallel electrical signals comprises converting the at least 1000 first serial electrical signals into at least 1000 sets of parallel electrical signals, and each set of parallel electrical signals comprises at least two parallel electrical signals.
Embodiment 344: The method of embodiment 304 in which the first optical signals have a total bit rate of at least 1 Tbps.
Embodiment 345: The method of embodiment 304 in which the first optical signals have a total bit rate of at least 10 Tbps.
Embodiment 346: The method of embodiment 304, comprising receiving a plurality of third serial electrical signals; and
Embodiment 347: The method of embodiment 346, comprising aligning multiple serial output signals.
Embodiment 348: A method comprising:
Embodiment 349: The method of embodiment 348 in which the vehicle comprises at least one of a car, a truck, a train, a boat, a ship, a submarine, a helicopter, a drone, an airplane, a space rover, or a space ship.
Embodiment 350: A method comprising:
Embodiment 351: The method of embodiment 350 in which the robot comprises at least one of an industrial robot, a helper robot, a medical surgery robot, a merchandise delivery robot, a teaching robot, a cleaning robot, a cooking robot, a construction robot, or an entertainment robot.
Embodiment 352a: The apparatus of embodiment 1, wherein the optical interconnect module is located on a first side of a printed circuit board.
Embodiment 353a: The apparatus of embodiment 352a, wherein another optical interconnect module is located on a second side of the printed circuit board.
Embodiment 354a: The apparatus of embodiment 352a, wherein the printed circuit board is located approximate to a front panel of an enclosure.
Embodiment 355a: The apparatus of embodiment 352a, wherein the printed circuit board is located approximate to a rear panel of an enclosure.
Embodiment 356a: The apparatus of embodiment 352a, wherein the printed circuit board includes an electrical connector.
Embodiment 357a: The apparatus of embodiment 356a, wherein the electrical connector connects to another electrical connector of another printed circuit board.
Embodiment 358a: The apparatus of embodiment 356a, wherein the electrical connector connects to another electrical connector of a line card.
Embodiment 352b: An apparatus comprising:
Embodiment 353b: The apparatus of embodiment 352b in which the circuit board comprises first electrical contacts, the first structure comprises walls that define a first opening, the walls also define one or more retaining mechanisms such that when the optical module with connector is inserted into the first opening, the one or more retaining mechanisms on the walls of the first structure engage one or more latch mechanisms on the optical module with connector to secure the optical module with connector to the first structure, and second electrical contacts on the optical module with connector are electrically coupled to the first electrical contacts on the circuit board.
Embodiment 354b: The apparatus of embodiment 353b, comprising at least one optical module with connector, in which the optical module with connector comprises an optical module and a mechanical connector structure, the mechanical connector structure is configured to removably couple the optical module to the circuit board to enable electrical signals output from the optical module to be transmitted to the first electrical contacts of the circuit board.
Embodiment 355b: The apparatus of embodiment 354b in which the mechanical connector structure is configured to receive the optical fiber connector to enable light signals from the optical fiber connector to be transmitted to the optical module.
Embodiment 356b: The apparatus of embodiment 355b, comprising the optical fiber connector, in which the optical fiber connector is optically coupled to a fiber cable comprising a plurality of optical fibers, and the optical fiber connector is configured to transmit optical signals carried in the optical fibers to the optical module.
Embodiment 357b: The apparatus of embodiment 352b in which the first structure comprises a grid structure that defines multiple openings, and each opening is configured to receive a corresponding optical module with connector.
Embodiment 358b: The apparatus of embodiment 357b in which the grid structure is configured such that when the optical module with connectors are inserted into the openings of the grid structure, the optical module with connectors are oriented such that each optical module with connector is rotated 90 degrees relative to at least one adjacent optical module with connector, and the rotational axis is perpendicular to the circuit board.
Embodiment 359: The apparatus of embodiment 352 in which the first structure is configured to enable the optical module with connectors to be mounted on the first structure in a 90-degree rotate checkerboard fashion.
Embodiment 360: The apparatus of embodiment 352 in which the first structure is configured to function as a heat spreader.
Embodiment 361: The apparatus of embodiment 352 in which the circuit board comprises a first side and a second side, the first structure is attached to the first side of the circuit board, an application specific integrated circuit is mounted on the second side of the circuit board, the first structure has an opening, in which the opening is located opposite the application specific integrated circuit relative to the circuit board, discrete circuit components are mounted on the first side of the circuit board, and the discrete circuit components extend from the circuit board into the opening in the structure.
Embodiment 362: The apparatus of embodiment 361 in which the discrete circuit components comprise capacitors.
Embodiment 363: The apparatus of embodiment 352 or 353 in which the circuit board comprises a first side and a second side, the first structure is attached to the first side of the circuit board, a second structure is attached to the second side of the circuit board, and the first structure is mechanically and thermally attached to the second structure.
Embodiment 364: The apparatus of embodiment 363 in which the first structure is attached to the second structure by screws that pass through the printed circuit board.
Embodiment 365: The apparatus of embodiment 363 in which the first structure is attached to the second structure by thermal vias.
Embodiment 366: The apparatus of embodiment 363, comprising a heat sink attached to at least one of the first structure or the second structure.
Embodiment 367: The apparatus of embodiment 352, comprising a snap-in mechanism that is configured to secure the optical module with connector when the optical module with connector is inserted into the first structure.
Embodiment 368: The apparatus of embodiment 367 in which the snap-in mechanism is configured to enable the optical module with connector to be pulled away from the first structure when a force above a threshold is applied to the optical module with connector.
Embodiment 369: The apparatus of embodiment 367 in which the snap-in mechanism comprises one or more grooves formed on walls of the first structure, the optical module with connector comprises one or more elastic wings, each elastic wing comprises a tongue that is configured to engage a corresponding groove when the optical module with connector is inserted into the first structure.
Embodiment 370: The apparatus of embodiment 367 in which the snap-in mechanism comprises a lever-based latch mechanism, the latch mechanism is movable between a first position and a second position, the latch mechanism engages a support structure on the first structure when in the first position and disengages from the support structure when in the second position, the optical module with connector is secured to the first structure when the latch mechanism is in the first position released from the first structure when the latch mechanism is in the second position.
Embodiment 371: The apparatus of embodiment 370 in which a lever is provided as part of the optical module with connector, the lever is movable between a first position and a second position, the lever is configured such that moving the lever to the first position causes the latch mechanism to move to the first position, and moving the lever to the second position causes the latch mechanism to move to the second position.
Embodiment 372: The apparatus of embodiment 370 in which a lever is provided as part of a tool used to insert or remove the optical module with connector into or from the first structure.
Embodiment 373: The apparatus of any of embodiments 352 to 372 in which the optical module with connector comprises a co-packaged optical module.
Embodiment 374: The apparatus of embodiment 352, comprising the optical module with connector, in which the optical module with connector comprises a snap-in mechanism configured such that the optical fiber connector locks in place the snap-in mechanism when the optical fiber connector is coupled to the optical module with connector.
Embodiment 375: The apparatus of embodiment 374 in which the optical module with connector comprises a mechanical connector structure, the optical fiber connector snaps into a part of the mechanical connector structure to hold the optical fiber connector in place when the optical fiber connector is coupled to the optical module with connector.
Embodiment 376: The apparatus of embodiment 374, comprising the optical fiber connector, in which the optical fiber connector and the optical module with connector comprise a ball-detent mechanism configured to hold the optical fiber connector in place when the optical fiber connector is coupled to the optical module with connector.
Embodiment 377: An apparatus comprising:
Embodiment 378: The apparatus of embodiment 377 in which the optical module with connector comprises the photonic integrated circuit of any of embodiments 1 to 297.
Embodiment 379: The apparatus of embodiment 378 in which the optical module with connector comprises at least one of the serializers/deserializers module, the serializer unit, or the deserializer unit of any of embodiments 1 to 297.
Embodiment 380: The apparatus of embodiment 379, comprising at least one of a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, or an application specific integrated circuit (ASIC) that is configured to process signals provided by the at least one of the serializers/deserializers module, the serializer unit, or the deserializer unit.
Embodiment 381: The apparatus of embodiment 379, comprising the bus processing module of any of embodiments 6 to 287.
Embodiment 382: The apparatus of embodiment 377, comprising the first structure and the circuit board, in which the circuit board is attached to a first side of the first structure, and the optical module with connector is configured to be removable coupled to the first structure from the second side of the first structure, and the second side of the first structure is opposite to the first side of the first structure.
Embodiment 383: The apparatus of embodiment 382, comprising two or more optical module with connectors that are removably coupled to the first structure in a 90-degree rotate checkerboard fashion.
Embodiment 384: The apparatus of embodiment 377 in which the first structure comprises a grid structure that enables two or more optical module with connectors to be removably coupled to the first structure in an array defined by the grid structure.
Embodiment 385: A system comprising:
Embodiment 386: The system of embodiment 385 in which the first structure is part of the front panel of the housing.
Embodiment 387: The system of embodiment 386 in which the circuit board is part of the front panel of the housing.
Embodiment 388: The system of embodiment 385 in which the first structure is positioned near and spaced apart from the front panel of the housing.
Embodiment 389: The system of embodiment 388 in which the first structure has an overall structure that extends along a plane that is substantially parallel to the front panel of the housing.
Embodiment 390: The system of embodiment 388 or 389 in which the circuit board is substantially parallel to the front panel of the housing.
Embodiment 391: The system of any of embodiments 385 to 390 in which the optical module with connector is configured to enable the second optical connector of any of embodiments 33 to 59, 64 to 68, 72 to 74, 118 to 144, 149 to 153, 157 to 159, 201 to 205, 236 to 245, 274, 280, or 290 to be removably coupled to the optical module with connector.
Embodiment 392: The system of any of embodiments 206 to 278, comprising a first structure coupled to the circuit board, the first structure configured to enable an optical module comprising the photonic integrated circuit to be removably coupled to the first structure, the first structure is configured such that when the optical module is coupled to the first structure, the photonic integrated circuit is held in place to enable electrical signals from the photonic integrated circuit to be transmitted to the circuit board.
Embodiment 393: The system of embodiment 392 in which the first structure is configured such that when the optical module is coupled to the first structure, the photonic integrated circuit is held in place to enable electrical signals from the photonic integrated circuit to be transmitted to at least one of a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, or an application specific integrated circuit (ASIC) mounted on the circuit board.
The following is a second set of embodiments. The embodiment numbers below refer to those in the second set of embodiments.
Embodiment 1: An apparatus comprising:
Embodiment 2: The apparatus of embodiment 1 in which the first electronic processor comprises at least a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, an application specific integrated circuit (ASIC), or a data storage device.
Embodiment 3: The apparatus of embodiment 1 or 2 wherein the first optical interconnect module comprises:
Embodiment 4: The apparatus of embodiment 3, comprising a third serializers/deserializers module comprising multiple serializer units and deserializer units, in which the third serializers/deserializers module is configured to generate second parallel electrical signals based on the second serial electrical signals, and transmit the second serial electrical signals to the first electronic processor.
Embodiment 5: The apparatus of any of embodiments 1 to 4 in which the first substrate comprises electrical connectors that extend from the first side of the first substrate to the second side of the first substrate, the electrical connectors pass through the first substrate from the first side to the second side in a thickness direction,
Embodiment 6: The apparatus of embodiment 5 in which the electrical connectors comprise vias of the first substrate.
Embodiment 7: The apparatus of any of embodiments 1 to 6 in which the first substrate comprises a first printed circuit board.
Embodiment 8: The apparatus of any of embodiments 1 to 7, comprising a first structure attached to the second side of the first substrate and configured to enable the first optical interconnect module to be removably coupled to the first structure.
Embodiment 9: The apparatus of embodiment 8 in which the first substrate comprises a second surface on the second side of the first substrate, and the second surface comprises second electrical contacts that are electrically coupled to the first electronic processor,
Embodiment 10: The apparatus of embodiment 9 wherein the first structure is configured to enable an optical fiber connector to be removably coupled to the first optical interconnect module.
Embodiment 11: The apparatus of any of embodiments 1 to 10, comprising:
Embodiment 12: The apparatus of embodiment 11, in which the first substrate and the second substrate are disposed in a first housing, and the optical power supply is disposed in a second housing that is external to the first housing.
Embodiment 13: The apparatus of any of embodiments 1 to 10, comprising:
Embodiment 14: A system comprising:
Embodiment 15: The system of embodiment 14, comprising a structure to support the plurality of data processing modules in a way such that the substrates of the data processing modules are oriented parallel to one another.
Embodiment 16: The system of embodiment 15 in which the structure supports the data processing modules in a way such that the substrates are oriented vertically to enhance dissipation of heat from at least one of the data processing module or the optical interconnect module of each data processing module.
Embodiment 17: The system of any of embodiments 14 to 16, comprising an optical power supply comprising at least one laser, in which the optical power supply is configured to provide a plurality of light sources to the plurality of data processing modules, at least one light source is provided to the photonic integrated circuit of each data processing module through an optical link.
Embodiment 18: The system of any of embodiments 14 to 17 in which the electronic processor of each data processing module comprises at least a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, an application specific integrated circuit (ASIC), or a data storage device.
Embodiment 19: The system of any of embodiments 14 to 18 in which the plurality of data processing modules comprise a blade pair that comprises a switch blade and a processor blade, the electronic processor of the switch blade comprises a switch, and the electronic processor of the processor blade is configured to process data provided by the switch.
Embodiment 20: A system comprising:
Embodiment 21: The system of embodiment 20, comprising a structure to support the plurality of data processing modules in a way such that the substrates of the data processing modules are oriented parallel to one another.
Embodiment 22: The system of embodiment 21 in which the structure supports the data processing modules in a way such that the substrates are oriented vertically to enhance dissipation of heat from at least one of the data processing module or the optical interconnect module of each data processing module.
Embodiment 23: The system of any of embodiments 20 to 22, comprising an optical power supply comprising at least one laser, in which the optical power supply is configured to provide a plurality of light sources to the plurality of data processing modules, at least one light source is provided to the photonic integrated circuit of each data processing module through an optical link.
Embodiment 24: The system of any of embodiments 20 to 23 in which the electronic processor of each data processing module comprises at least a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, an application specific integrated circuit (ASIC), or a data storage device.
Embodiment 25: The system of any of embodiments 20 to 24 in which the plurality of data processing modules comprise a blade pair that comprises a switch blade and a processor blade, the electronic processor of the switch blade comprises a switch, and the electronic processor of the processor blade is configured to process data provided by the switch.
Embodiment 26: A method comprising:
Embodiment 27: An apparatus comprising:
Embodiment 28: The apparatus of embodiment 27 in which the first optical interconnect module and the first optical fiber cable define a signal path that extends from the second side of the substrate through the opening to the first electronic processor.
Embodiment 29: The apparatus of embodiment 27 or 28 in which the first electronic processor comprises at least a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, an application specific integrated circuit (ASIC), or a data storage device.
Embodiment 30: The apparatus of any of embodiments 27 to 29 wherein the first optical interconnect module comprises:
Embodiment 31: The apparatus of embodiment 30, comprising a third serializers/deserializers module comprising multiple serializer units and deserializer units, in which the third serializers/deserializers module is configured to generate second parallel electrical signals based on the second serial electrical signals, and transmit the second serial electrical signals to the first electronic processor.
Embodiment 32: The apparatus of any of embodiments 27 to 31 in which the first substrate comprises a first printed circuit board.
Embodiment 33: The apparatus of any of embodiments 27 to 32, comprising:
Embodiment 34: The apparatus of embodiment 33, comprising an optical power supply comprising at least one laser, in which the optical power supply is configured to provide a first light source to the photonic integrated circuit of the first optical interconnect module through a first optical link and provide a second light source to the photonic integrated circuit of the second optical interconnect module through a second optical link.
Embodiment 35: The apparatus of embodiment 34, in which the first substrate and the second substrate are disposed in a first housing, and the optical power supply is disposed in a second housing that is external to the first housing.
Embodiment 36: The apparatus any of embodiments 33 to 35, comprising a support structure to support the first and second substrates, in which the second substrate is oriented parallel to the first substrate.
Embodiment 37: A system comprising:
Embodiment 38: The system of embodiment 37, comprising a structure to support the plurality of data processing modules in a way such that the substrates of the data processing modules are oriented parallel to one another.
Embodiment 39: The system of embodiment 38 in which the structure supports the data processing modules in a way such that the substrates are oriented vertically to enhance dissipation of heat from at least one of the data processing module or the optical interconnect module of each data processing module.
Embodiment 40: The system of any of embodiments 37 to 39 in which for each data processing module, the optical interconnect module and the optical fiber cable define a signal path that extends from the second side of the substrate through the opening to the electronic processor.
Embodiment 41: The system of any of embodiments 37 to 40, comprising an optical power supply comprising at least one laser, in which the optical power supply is configured to provide a plurality of light sources to the plurality of data processing modules, at least one light source is provided to the photonic integrated circuit of each data processing module through an optical link.
Embodiment 42: The system of any of embodiments 37 to 41 in which the electronic processor of each data processing module comprises at least a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, an application specific integrated circuit (ASIC), or a data storage device.
Embodiment 43: The system of any of embodiments 37 to 42 in which the plurality of data processing modules comprise a blade pair that comprises a switch blade and a processor blade, the electronic processor of the switch blade comprises a switch, and the electronic processor of the processor blade is configured to process data provided by the switch.
Embodiment 44: A system comprising:
Embodiment 45: The system of embodiment 44, comprising a structure to support the plurality of data processing modules in a way such that the substrates of the data processing modules are oriented parallel to one another.
Embodiment 46: The system of embodiment 45 in which the structure supports the data processing modules in a way such that the substrates are oriented vertically to enhance dissipation of heat from at least one of the data processing module or the optical interconnect module of each data processing module.
Embodiment 47: The system of any of embodiments 44 to 46, comprising an optical power supply comprising at least one laser, in which the optical power supply is configured to provide a plurality of light sources to the plurality of data processing modules, at least one light source is provided to the photonic integrated circuit of each data processing module through an optical link.
Embodiment 48: The system of any of embodiments 44 to 47 in which the electronic processor of each data processing module comprises at least a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, an application specific integrated circuit (ASIC), or a data storage device.
Embodiment 49: The system of any of embodiments 44 to 48 in which the plurality of data processing modules comprise a blade pair that comprises a switch blade and a processor blade, the electronic processor of the switch blade comprises a switch, and the electronic processor of the processor blade is configured to process data provided by the switch.
Embodiment 50: A method comprising:
The following is a third set of embodiments. The embodiment numbers below refer to those in the third set of embodiments.
Embodiment 1: A system comprising:
Embodiment 2: The system of embodiment 1, comprising a second circuit board that has a length, a width, and a thickness, in which the length is at least twice the thickness, the width is at least twice the thickness, and the second circuit board has a first surface defined by the length and the width,
Embodiment 3: The system of embodiment 2 in which the second circuit board comprises a motherboard, the first circuit board comprises a daughter card, and the motherboard is configured to provide electrical power to the daughter card.
Embodiment 4: The system of embodiment 1 in which the front panel is spaced apart from the rear panel at a mean distance of at least 12 inches, and the first circuit board is spaced apart from the front panel at a mean distance of less than 4 inches.
Embodiment 5: The system of embodiment 1 in which the first data processing module comprises at least a network switch, a central processor unit, a graphics processor unit, a tensor processing unit, a neural network processor, an artificial intelligence accelerator, a digital signal processor, a microcontroller, an application specific integrated circuit (ASIC), or a data storage device.
Embodiment 6: The system of embodiment 5 in which the first data processing module is capable of processing data from the first optical interconnect module at a rate of at least 25 gigabits per second.
Embodiment 7: The system of embodiment 5 in which the first data processing module is capable of processing data from one or more optical interconnect modules at a rate of at least 1 gigabits per second.
Embodiment 8: The system of embodiment 5 in which the first data processing module is capable of processing data from one or more optical interconnect modules at a rate of at least 10 gigabits per second.
Embodiment 9: The system of embodiment 5 in which the first data processing module is capable of processing data from one or more optical interconnect modules at a rate of at least 100 gigabits per second.
Embodiment 10: The system of embodiment 5 in which the first data processing module is capable of processing data from one or more optical interconnect modules at a rate of at least 1 terabits per second.
Embodiment 11: The system of embodiment 5 in which the first data processing module is capable of processing data from one or more optical interconnect modules at a rate of at least 10 terabits per second.
Embodiment 12: The system of embodiment 5 in which the first data processing module comprises an integrated circuit or a system on a chip (SoC) that includes at least one thousand transistors.
Embodiment 13: The system of embodiment 5 in which the first data processing module comprises an integrated circuit or a system on a chip (SoC) that includes at least ten thousand transistors.
Embodiment 14: The system of embodiment 5 in which the first data processing module comprises an integrated circuit or a system on a chip (SoC) that includes at least one hundred thousand transistors.
Embodiment 15: The system of embodiment 5 in which the first data processing module comprises an integrated circuit or a system on a chip (SoC) that includes at least one million transistors.
Embodiment 16: The system of embodiment 5 in which the first data processing module comprises an integrated circuit or a system on a chip (SoC) that includes at least ten million transistors.
Embodiment 17: The system of embodiment 5 in which the first data processing module comprises an integrated circuit or a system on a chip (SoC) that includes at least one hundred million transistors.
Embodiment 18: The system of embodiment 5 in which the first data processing module comprises an integrated circuit or a system on a chip (SoC) that includes at least one billion transistors.
Embodiment 19: The system of embodiment 5 in which the first data processing module comprises an integrated circuit or a system on a chip (SoC) that includes at least ten billion transistors.
Embodiment 20: The system of embodiment 5 in which the first data processing module comprises circuitry that is capable of operating at a frequency of 1 MHz or more.
Embodiment 21: The system of embodiment 5 in which the first data processing module comprises circuitry that is capable of operating at a frequency of 10 MHz or more.
Embodiment 22: The system of embodiment 5 in which the first data processing module comprises circuitry that is capable of operating at a frequency of 100 MHz or more.
Embodiment 23: The system of embodiment 5 in which the first data processing module comprises circuitry that is capable of operating at a frequency of 1 GHz or more.
Embodiment 24: The system of embodiment 5 in which the first data processing module comprises circuitry that is capable of operating at a frequency of 3 GHz or more.
Embodiment 25: The system of embodiment 1 in which the system comprises a rackmount server, the housing comprises an enclosure for the rackmount server, and the rackmount server has an n rack unit form factor, and n is an integer in a range from 1 to 8.
Embodiment 26: The system of embodiment 1 in which the first data processing module is mounted on a substrate, and the substrate is electrically coupled to the first circuit board.
Embodiment 27: The system of embodiment 1 in which the first optical interconnect module is releasably coupled to the first circuit board.
Embodiment 28: The system of embodiment 27 in which a socket is mounted on the first circuit board, and the first optical interconnect module is releasably coupled to the socket.
Embodiment 29: The system of embodiment 1 in which the first optical interconnect module comprises a photonic integrated circuit mounted on a substrate, and the substrate is electrically coupled to the first circuit board.
Embodiment 30: The system of embodiment 1 in which the first optical interconnect module comprise a connector part that enables one or more optical fibers to be releasably connected to the first optical interconnect module.
Embodiment 31: The system of embodiment 1 in which the optical interconnect module is mounted on the first surface of the first circuit board, and the first surface faces the rear panel and away from the front panel.
Embodiment 32: The system of embodiment 31 in which the first circuit board defines a first opening, the front panel defines a second opening, the system comprises an optical path that passes through the first and second openings and enables the first optical signals from the first optical link to be transmitted to the first optical interconnect module.
Embodiment 33: The system of embodiment 1 in which the first electrical signals comprise first serial electrical signals, and the system comprises:
Embodiment 34: The system of embodiment 33, comprising a third serializer/deserializer configured to generate a set of second parallel electrical signals based on the second serial electrical signal;
Embodiment 35: The system of embodiment 34 in which the third serializer/deserializer is embedded in the first data processing module.
Embodiment 36: The system of embodiment 1 in which the first optical interconnect module comprises a photonic integrated circuit and a first optical connector optically coupled to the photonic integrated circuit, the first optical connector is configured to releasably connect with a second optical connector that is coupled to a bundle of at least 100 optical fibers, and the first optical connector is configured to provide at least 100 optical paths to enable optical signals from the bundle of optical fibers to be coupled to the photonic integrated circuit.
Embodiment 37: The system of any of embodiments 1 to 36 in which the first optical interconnect module comprises at least one grating coupler, at least one optical waveguide coupled to the grating coupler, and at least one photodetector coupled to the at least one optical waveguide.
Embodiment 38: The system of any of embodiments 1 to 36 in which the first optical interconnect module comprises an array of grating couplers, a plurality of optical waveguides coupled to the array of grating couplers, and a plurality of photodetectors coupled to the plurality of optical waveguides.
Embodiment 39: The system of embodiment 38 in which the first optical interconnect module comprises a photonic integrated circuit and an optical fiber connector coupled to the photonic integrated circuit,
Embodiment 40: A system comprising:
Embodiment 41: A system comprising:
Embodiment 42: A system comprising:
Embodiment 43: A system comprising:
Embodiment 44: An apparatus comprising:
Embodiment 45: A system comprising:
Embodiment 46: A system comprising:
Embodiment 47: The system of embodiment 46 wherein the front panel of the housing is configured to be movable between a closed position and an open position, when the front panel is at the closed position the first circuit board or the first substrate is positioned behind the front panel and substantially parallel to the front panel or at an angle relative to the front panel in which the angle is less than 60°.
Embodiment 48: A rackmount system configured to be placed on a rack during operation, the rackmount system comprising:
Embodiment 49: A method comprising:
Embodiment 50: A method comprising:
Embodiment 51: An apparatus comprising:
Embodiment 52: The apparatus of embodiment 51 in which the first set of at least two electrical integrated circuits comprise two electrical integrated circuits that are positioned on opposite sides of the optical connector along a plane parallel to the first surface of the photonic integrated circuit.
Embodiment 53: The apparatus of embodiment 51 in which the first set of at least one electrical integrated circuit comprises four electrical integrated circuits that surround three sides of the optical connector along a plane parallel to the first surface of the photonic integrated circuit.
Embodiment 54: The apparatus of any of embodiments 51 to 53 in which the co-packaged optical module comprises:
Embodiment 55: The apparatus of embodiment 54 in which the photonic integrated circuit comprises at least one of a photodetector or an optical modulator, and the first set of at least one integrated circuit comprises at least one of a transimpedance amplifier configured to amplify a current generated by the photodetector or a driver configured to drive the optical modulator.
Embodiment 56: The apparatus of any of embodiments 51 to 55 in which the second set of at least one electrical integrated circuit comprises a serializers/deserializers module.
Embodiment 57: The apparatus of any of embodiments 51 to 56 in which the photonic integrated circuit comprises a silicon substrate and an active layer at a second surface that is opposite to the first surface relative to the photonic integrated circuit,
Embodiment 58: An apparatus comprising:
Embodiment 59: The apparatus of embodiment 58 in which the photonic integrated circuit comprises an active layer at the first surface, the active layer comprises grating couplers, and at least one of photodetectors or optical modulators,
Embodiment 60: The apparatus of embodiment 58 or 59 in which the photonic integrated circuit comprises a silicon substrate and an active layer at the second surface,
Embodiment 61: The apparatus of any of embodiments 58 to 60 in which the photonic integrated circuit comprises at least one of a photodetector or an optical modulator, and the first set of at least one integrated circuit comprises at least one of a transimpedance amplifier configured to amplify a current generated by the photodetector or a driver configured to drive the optical modulator.
Embodiment 62: The apparatus of any of embodiments 58 to 61 in which the co-packaged optical module comprises:
Embodiment 63: The apparatus of embodiment 62 in which the second set of at least one electrical integrated circuit comprises a serializers/deserializers module.
This is a continuation application of U.S. patent application Ser. No. 17/478,483, filed Sep. 17, 2021, which is a continuation-in-part application of PCT application PCT/US2021/022730, filed on Mar. 17, 2021, and PCT application PCT/US2021/035179, filed on Jun. 1, 2021, and claims priority to U.S. Provisional Application 63/080,528, filed on Sep. 18, 2020, U.S. Provisional Application 63/210,437, filed on Jun. 14, 2021, U.S. provisional patent application 63/088,914, filed on Oct. 7, 2020, U.S. provisional patent application 63/245,005, filed on Sep. 16, 2021, U.S. provisional patent application 63/116,660, filed on Nov. 20, 2020, U.S. provisional patent application 63/146,421, filed on Feb. 5, 2021, U.S. provisional patent application 63/145,368, filed on Feb. 3, 2021, U.S. provisional patent application 63/159,768, filed on Mar. 11, 2021, U.S. provisional patent application 63/225,779, filed on Jul. 26, 2021, U.S. provisional patent application 63/175,021, filed on Apr. 14, 2021, U.S. provisional patent application 63/208,759, filed on Jun. 9, 2021, U.S. provisional patent application 63/173,253, filed on Apr. 9, 2021, U.S. provisional patent application 63/245,011, filed on Sep. 16, 2021, U.S. provisional patent application 63/178,501, filed on Apr. 22, 2021, U.S. provisional patent application 63/192,852, filed on May 25, 2021, and U.S. provisional patent application 63/223,685, filed on Jul. 20, 2021. The entire disclosures of the above applications are hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
5136410 | Heiling et al. | Aug 1992 | A |
5229925 | Spencer et al. | Jul 1993 | A |
6396990 | Ehn | May 2002 | B1 |
6411520 | Hauke et al. | Jun 2002 | B1 |
6563696 | Harris et al. | May 2003 | B1 |
6769812 | Handforth | Aug 2004 | B1 |
6822874 | Marler | Nov 2004 | B1 |
7170749 | Hoshino et al. | Jan 2007 | B2 |
7180751 | Geschke et al. | Feb 2007 | B1 |
7239523 | Collins et al. | Jul 2007 | B1 |
7643292 | Chen | Jan 2010 | B1 |
7787772 | Ota | Aug 2010 | B2 |
7813143 | Dorenkamp et al. | Oct 2010 | B2 |
8047856 | Mccolloch | Nov 2011 | B2 |
8090230 | Hasharoni et al. | Jan 2012 | B1 |
8116095 | Dorenkamp et al. | Feb 2012 | B2 |
8208253 | Goergen et al. | Jun 2012 | B1 |
8482917 | Rose | Jul 2013 | B2 |
8488921 | Doany et al. | Jul 2013 | B2 |
8780551 | Farnholtz | Jul 2014 | B2 |
8992099 | Blackwell et al. | Mar 2015 | B2 |
9250649 | Shabbir et al. | Feb 2016 | B2 |
9301025 | Kioski et al. | Mar 2016 | B2 |
9366832 | Arao et al. | Jun 2016 | B2 |
9461768 | Kipp | Oct 2016 | B2 |
9557478 | Doerr et al. | Jan 2017 | B2 |
9622388 | Gaal | Apr 2017 | B1 |
9645316 | Hasharoni et al. | May 2017 | B1 |
9768881 | Georgas et al. | Sep 2017 | B2 |
9781546 | Barrett et al. | Oct 2017 | B2 |
9786641 | Budd et al. | Oct 2017 | B2 |
9874688 | Doerr et al. | Jan 2018 | B2 |
9927575 | Goodwill et al. | Mar 2018 | B2 |
10018787 | Wang | Jul 2018 | B1 |
10025043 | Vallance et al. | Jul 2018 | B2 |
10054749 | Wang et al. | Aug 2018 | B1 |
10082633 | Schaevitz et al. | Sep 2018 | B2 |
10135218 | Popovic et al. | Nov 2018 | B2 |
10135539 | Moss et al. | Nov 2018 | B2 |
10209464 | Pfnuer et al. | Feb 2019 | B2 |
10215944 | Sedor et al. | Feb 2019 | B2 |
10234646 | Mack et al. | Mar 2019 | B2 |
10271461 | Schmidtke | Apr 2019 | B2 |
10330875 | Fini et al. | Jun 2019 | B2 |
10365436 | Byrd et al. | Jul 2019 | B2 |
10514509 | Popovic et al. | Dec 2019 | B2 |
10568238 | Leung | Feb 2020 | B1 |
10582639 | Chopra | Mar 2020 | B1 |
10615903 | Welch | Apr 2020 | B2 |
10725245 | Leigh et al. | Jul 2020 | B2 |
10866376 | Ghiasi | Dec 2020 | B1 |
11005572 | Chiang et al. | May 2021 | B1 |
11058034 | Leung | Jul 2021 | B2 |
11107770 | Ramalingam et al. | Aug 2021 | B1 |
11121776 | Aboagye | Sep 2021 | B2 |
11153670 | Winzer | Oct 2021 | B1 |
11190172 | Raj et al. | Nov 2021 | B1 |
11194109 | Winzer | Dec 2021 | B2 |
11287585 | Winzer | Mar 2022 | B2 |
11381891 | Leigh | Jul 2022 | B2 |
11411643 | Chaouch | Aug 2022 | B1 |
11483943 | Leigh et al. | Oct 2022 | B2 |
11509399 | Paraiso et al. | Nov 2022 | B2 |
11510329 | Leigh | Nov 2022 | B2 |
11557875 | Kovsh | Jan 2023 | B2 |
11621795 | Winzer | Apr 2023 | B2 |
20020003232 | Ahn et al. | Jan 2002 | A1 |
20030030977 | Garnett et al. | Feb 2003 | A1 |
20030081287 | Jannson et al. | May 2003 | A1 |
20040027462 | Hing | Feb 2004 | A1 |
20040033016 | Kropp | Feb 2004 | A1 |
20040264838 | Uchida | Dec 2004 | A1 |
20050025409 | Welch | Feb 2005 | A1 |
20050083653 | Chen | Apr 2005 | A1 |
20050111810 | Giraud et al. | May 2005 | A1 |
20050124224 | Schunk | Jun 2005 | A1 |
20050147117 | Pettey et al. | Jul 2005 | A1 |
20050224946 | Dutta | Oct 2005 | A1 |
20060062526 | Ikeuchi | Mar 2006 | A1 |
20060239605 | Palen et al. | Oct 2006 | A1 |
20070223865 | Lu et al. | Sep 2007 | A1 |
20070258683 | Rolston | Nov 2007 | A1 |
20080055847 | Belady et al. | Mar 2008 | A1 |
20080259566 | Fried | Oct 2008 | A1 |
20090093073 | Chan | Apr 2009 | A1 |
20100008038 | Coglitore | Jan 2010 | A1 |
20100054681 | Biribuze | Mar 2010 | A1 |
20100097752 | Doll et al. | Apr 2010 | A1 |
20100262285 | Teranaka | Oct 2010 | A1 |
20100265658 | Sawai et al. | Oct 2010 | A1 |
20100284698 | McColloch | Nov 2010 | A1 |
20110188815 | Blackwell et al. | Aug 2011 | A1 |
20110261427 | Hart et al. | Oct 2011 | A1 |
20120120596 | Bechtolsheim et al. | May 2012 | A1 |
20120257355 | Yi et al. | Oct 2012 | A1 |
20130089293 | Howard et al. | Apr 2013 | A1 |
20130094827 | Haataja | Apr 2013 | A1 |
20130102237 | Zhou et al. | Apr 2013 | A1 |
20130193304 | Yu et al. | Aug 2013 | A1 |
20130342993 | Singleton | Dec 2013 | A1 |
20140049931 | Wellbrock et al. | Feb 2014 | A1 |
20140064659 | Doerr et al. | Mar 2014 | A1 |
20140098492 | Lam | Apr 2014 | A1 |
20140133101 | Sunaga et al. | May 2014 | A1 |
20140306131 | Mack et al. | Oct 2014 | A1 |
20140321803 | Thacker et al. | Oct 2014 | A1 |
20140321804 | Thacker | Oct 2014 | A1 |
20140327902 | Giger et al. | Nov 2014 | A1 |
20150037044 | Peterson et al. | Feb 2015 | A1 |
20150094896 | Cuddihy et al. | Apr 2015 | A1 |
20150107101 | DeCusatis et al. | Apr 2015 | A1 |
20150125110 | Anderson et al. | May 2015 | A1 |
20150139223 | Mayenburg | May 2015 | A1 |
20150261269 | Bruscoe | Sep 2015 | A1 |
20150293305 | Nakagawa et al. | Oct 2015 | A1 |
20160062068 | Giraud et al. | Mar 2016 | A1 |
20160116693 | Oki | Apr 2016 | A1 |
20160125706 | Butterbaugh et al. | May 2016 | A1 |
20160209610 | Kurtz et al. | Jul 2016 | A1 |
20160216445 | Thacker et al. | Jul 2016 | A1 |
20160291273 | Nguyen | Oct 2016 | A1 |
20160377821 | Vallance et al. | Dec 2016 | A1 |
20170123164 | Suematsu et al. | May 2017 | A1 |
20170131469 | Kobrinsky et al. | May 2017 | A1 |
20170139145 | Heanue et al. | May 2017 | A1 |
20170168253 | Wilcox et al. | Jun 2017 | A1 |
20170332519 | Schmidtke | Nov 2017 | A1 |
20170364295 | Sardinha | Dec 2017 | A1 |
20180131056 | Sato | May 2018 | A1 |
20180188459 | Mekis et al. | Jul 2018 | A1 |
20180196196 | Byrd et al. | Jul 2018 | A1 |
20180231727 | Kurtz et al. | Aug 2018 | A1 |
20180278332 | Leigh et al. | Sep 2018 | A1 |
20180306990 | Badihi | Oct 2018 | A1 |
20180329159 | Mathai et al. | Nov 2018 | A1 |
20180335558 | Fini et al. | Nov 2018 | A1 |
20190027898 | Bovington et al. | Jan 2019 | A1 |
20190027899 | Krishnamoorthy et al. | Jan 2019 | A1 |
20190027901 | Zheng et al. | Jan 2019 | A1 |
20190028207 | Saeedi et al. | Jan 2019 | A1 |
20190033528 | Ootorii | Jan 2019 | A1 |
20190086618 | Shastri et al. | Mar 2019 | A1 |
20190116689 | Chen et al. | Apr 2019 | A1 |
20190207342 | Aden et al. | Jul 2019 | A1 |
20190208290 | Olson | Jul 2019 | A1 |
20190258175 | Dietrich et al. | Aug 2019 | A1 |
20190285815 | Sugiyama | Sep 2019 | A1 |
20190293971 | Yu et al. | Sep 2019 | A1 |
20190307014 | Adiletta | Oct 2019 | A1 |
20190312642 | Neilson et al. | Oct 2019 | A1 |
20190317287 | Raghunathan et al. | Oct 2019 | A1 |
20200015386 | Gupta | Jan 2020 | A1 |
20200033544 | Costello | Jan 2020 | A1 |
20200073061 | Leigh et al. | Mar 2020 | A1 |
20200077544 | Leung et al. | Mar 2020 | A1 |
20200132930 | Bchir | Apr 2020 | A1 |
20200158964 | Winzer et al. | May 2020 | A1 |
20200158967 | Winzer et al. | May 2020 | A1 |
20200161243 | Lee et al. | May 2020 | A1 |
20200219865 | Nelson et al. | Jul 2020 | A1 |
20210044356 | Aboagye | Feb 2021 | A1 |
20210072473 | Wall, Jr. | Mar 2021 | A1 |
20210074677 | Kwon et al. | Mar 2021 | A1 |
20210084749 | Devalla et al. | Mar 2021 | A1 |
20210211785 | Rose et al. | Jul 2021 | A1 |
20210247580 | Reagan | Aug 2021 | A1 |
20210263247 | Bechtolsheim et al. | Aug 2021 | A1 |
20210281323 | Williams et al. | Sep 2021 | A1 |
20210286140 | Winzer | Sep 2021 | A1 |
20210294052 | Winzer | Sep 2021 | A1 |
20210305127 | Refai-Ahmed et al. | Sep 2021 | A1 |
20210345024 | Leigh | Nov 2021 | A1 |
20210376950 | Winzer | Dec 2021 | A1 |
20210384989 | Nagarajan et al. | Dec 2021 | A1 |
20210389536 | Dietrich | Dec 2021 | A1 |
20220003946 | Edwards, Jr. et al. | Jan 2022 | A1 |
20220029379 | Kovsh | Jan 2022 | A1 |
20220029380 | Kovsh | Jan 2022 | A1 |
20220109501 | Latchman | Apr 2022 | A1 |
20220141949 | Devalla et al. | May 2022 | A1 |
20220141990 | Gupta | May 2022 | A1 |
20220159860 | Winzer | May 2022 | A1 |
20220159878 | Dillman et al. | May 2022 | A1 |
20220187559 | Lin | Jun 2022 | A1 |
20220244465 | Winzer | Aug 2022 | A1 |
20220263586 | Winzer | Aug 2022 | A1 |
20220264759 | Sawyer et al. | Aug 2022 | A1 |
20220279256 | Chaouch et al. | Sep 2022 | A1 |
20220291461 | Elsinger et al. | Sep 2022 | A1 |
20230003958 | Shimazu et al. | Jan 2023 | A1 |
20230018654 | Winzer | Jan 2023 | A1 |
20230043794 | Winzer | Feb 2023 | A1 |
20230064740 | Rathinasamy | Mar 2023 | A1 |
20230077979 | Winzer | Mar 2023 | A1 |
20230258873 | Pupalaikis et al. | Mar 2023 | A1 |
20230161109 | Pupalaikis et al. | May 2023 | A1 |
20230176304 | Winzer | Jun 2023 | A1 |
20230354541 | Cole et al. | Nov 2023 | A1 |
20230358979 | Winzer et al. | Nov 2023 | A1 |
Number | Date | Country |
---|---|---|
2010176010 | Aug 2010 | JP |
WO 2020083845 | Apr 2020 | WO |
WO 2021183792 | Sep 2021 | WO |
WO 2021188648 | Sep 2021 | WO |
WO 2021211725 | Oct 2021 | WO |
WO 2021247521 | Dec 2021 | WO |
WO 2022061160 | Mar 2022 | WO |
WO 2022076539 | Apr 2022 | WO |
WO 2022109349 | May 2022 | WO |
Entry |
---|
Wataru Yoshida,“56-GB/s PAM4×8-Channel VCSEL-Based Optical Transceiver for Co-Packaged Optics,” Feb. 8, 2023, 2022 IEEE CPMT Symposium Japan (ICSJ), pp. 2-3. |
Behnam Analui,“A Fully Integrated 20-GB/s Optoelectronic Transceiver Implemented in a Standard 0.13-m CMOS SOI Technology,” Nov. 20, 2006, IEEE Journal of Solid-State Circuits, vol. 41, No. 12, Dec. 2006, pp. 2945-2953. |
Yanfei Chen, “A 25Gb/s Hybrid Integrated Silicon Photonic Transceiver in 28nm CMOS and SOI,” Mar. 19, 2015,2015 IEEE International Solid-State Circuits Conference—(ISSCC) Digest of Technical Papers,pp. 402-403. |
George Michelogiannakis,“Efficient Intra-Rack Resource Disaggregation for HPC Using Co-Packaged DWDM Photonics,” Jul. 17, 2023, arXiv:2301.03592v3 [cs.DC], pp. 1-5. |
Robert Blum,“Integrated silicon photonics for high volume data center applications,” Feb. 28, 2020,Proc. SPIE 11286, Optical Interconnects XX, 112860M (Feb. 28, 2020); doi: 10.1117/12.2550326, pp. 1-8. |
Theonitsa Alexoudi,“Optics in Computing: From Photonic Network-on-Chip to Chip-to-Chip Interconnects and Disintegrated Architectures,” Feb. 20, 2019, Journal of Lightwave Technology, vol. 37, No. 2, Jan. 15, 2019, pp. 364-374. |
Xiaohan Shen,“Silicon photonic integrated circuits and its application in data center,” Mar. 12, 2021, Proc. SPIE 11763, Seventh Symposium on Novel Photoelectronic Detection Technology and Applications, 1176380 (Mar. 12, 2021); doi: 10.1117/12.2587538, pp. 2-12. |
Cyriel Minkenberg,“Reimagining Datacenter Topologies With Integrated Silicon Photonics,” Jun. 21, 2018,J. Opt. Commun. Netw./vol. 10, No. 7/Jul. 2018, pp. B126-B134. |
Alexander Janta-Polczynski,“Towards co-packaging of photonics and microelectronics in existing manufacturing facilities,” Feb. 22, 2018, Proc. SPIE 10538,Optical Interconnects XVIII, 105380B (Feb. 22, 2018); doi: 10.1117/12.2291902,pp. 4-9. |
Mohammad Akhter,“WaveLight: A Monolithic Low Latency Silicon-Photonics Communication Platform for the Nextgeneration Disaggregated Cloud Data Centers,” Oct. 19, 2017,2017 IEEE 25th Annual Symposium on High-Performance Interconnects, pp. 25-27. |
[No Author Listed] [online], “The Promise of Co-Packaged Optics: Paving the Way for Improved Power Efficiency, Size, and Cost,” The Institute for Energy Efficiency, Oct. 2, 2020, retrieved on Jan. 11, 2023, <https://www.youtube.com/watch?v=OzNGZJHKiE8>, 19 pages [Video Submission]. |
[No Author Listed], “2020 Optical Fiber Communication Conference and Exhibition: Conference Schedule,” OFC 2020 tutorial M1H.4, Mar. 8-12, 2020, 152 pages. |
[No Author Listed], “Hands-on with Intel Co-Packaged Optics and Silicon Photonics Switch,” Serve the Home, Mar. 18, 2020, retrieved on Feb. 15, 2022, <https://www.youtube.com/watch?v=Esgyj26vdxs>, 31 pages. |
[No Author Listed], “MTP/MPO Breakout Cable Datasheet,” FS Technical Documents, Apr. 26, 2020, 9 pages. |
[No Author Listed], “MTP/MPO Fiber Cables, Quick Start Guide V1.0,” FS Technical Documents, Mar. 24, 2020, 5 pages. |
[No Author Listed], “Paradigm Change: Reinventing HPC Architectures with In-Package Optical I/O,” Ayar Labs, Solution Brief, Jul. 2, 2020, 9 pages. |
[No Author Listed], “Rockley Photonics Silicon Photonics Platform for Next Generation Transceivers,” Rockley Photonics, Mar. 2020, 1 page. |
[No Author Listed], “Technical Brief: Optical I/O Chiplets Eliminate Bottlenecks to Unleash Innovation,” Ayar Labs, Technical Brief, Dec. 6, 2021, 9 pages. |
[No Author Listed], [online], “Intel's Plan to 1000x Performance with Raja Koduri,” Nov. 2021, retrieved on Sep. 22, 2022, URL<https://www.youtube.com/watch?v=7CpDQ5WZiSU&t=7s>, 18 pages [Video Submission]. |
Akhter et al., “WaveLight: A Monolithic Low Latency Silicon—Photonics Communication Platform for the Next-Generation Disaggregated Cloud Data Centers,” 2017 IEEE 25th Annual Symposium on High-Performance Interconnects, Aug. 28-30, 2017, pp. 25-28. |
Amazon.com [online], “IBM MIDPLANE BOARD-8852Refurbished, 25R5780Refurbished),” Jun. 30, 2014, retrieved on Nov. 22, 2022, retrieved from URL< https://www.amazon.com/IBM-MIDPLANE-BOARD-8852-Refurbished-25R5780/dp/B00LEQ2URK>, 2 pages. |
Analui et al., “A Fully Integrated 20-GB/s Optoelectronic Transceiver Implemented in a Standard 0.13-um CMOS SOI Technology,” IEEE Journal of Solid-State Circuits, Dec. 2006, 41(12):2945-2955. |
Blum, “Integrated silicon photonics for high volume data center applications,” Proc. SPIE 11286, Optical Interconnects, Feb. 28, 2020, 10 pages. |
Bower et al., “Heterogeneous Integration of Microscale Semiconductor Devices By Micro-Transfer-Printing,” Electronic Components & Technology Conference, 2015, 963-967. |
Bower et al., “Heterogeneous Integration of Microscale Semiconductor Devices By Micro-Transfer-Printing,” IEEE 65th ECTC, San Diego, CA, USA, May 26-29, 2015, 30 pages. |
Chen et al., “A 25Gb/s Hybrid Integrated Silicon Photonic Transceiver in 28nm CMOS and SOI,” ISSSCC 2015, Session 22, High-Speed Optical Links, 22.2, 2:00PM, Feb. 25, 2015, 402-404. |
Chopra, “Looking Beyond 400G: A System Vendor Perspective, Beyond 400 GB/s Ethernet Study Group,” Cisco Fellow, Feb. 8, 2020, 23 pages. |
Chuang et al., “Theoretical and empirical qualification of a mechanical-optical interface for parallel optics links,” Optical Interconnects XV, Apr. 2015, 9368:11 pages. |
CoPackagedOptics.com [online], “3.2 Tb/s Copackaged Optics Optical Module Product Requirements Document,” Feb. 2021, retrieved on Jan. 2022, retrieved from <http://www.copackagedoptics.com/wp-content/uploads/2021/02/JDF-3.2-Tb_s-Copackaged-Optics-Module-PRD-1.0.pdf>, 28 pages. |
CoPackagedOptics.com [online], “Co-Packaged Optic Assembly Guidance Document,” upon information and belief, available No. later than Sep. 18, 2020, retrieved on Jan. 26, 2021, retrieved from URL <http://www.copackagedoptics.com/wp-content/uploads/2020/05/CPO-Assembly-Guidance-Doc-V1.0-FINAL.pdf>, 22 pages. |
CoPackagedOptics.com [online], “Co-Packaged Optical Module Discussion Document,” upon information and belief, available no later than Sep. 18, 2020, retrieved on Jan. 26, 2021, retrieved from URL <http://www.copackagedoptics.com/wp-content/uploads/2019/11/CPO-Module-Discussion-Doc-V1.0Final.pdf>, 18 pages. |
CoPackagedOptics.com [online], “Co-Packaged Optics Collaboration FAQ,” upon information and belief, available no later than Sep. 18, 2020, retrieved on Jan. 26, 2021, retrieved from URL <http://www.copackagedoptics.com/wpcontent/uploads/2019/11/CoPackagedOpticsCollaboration-FAQ-Final-051319.pdf>, 3 pages. |
CoPackagedOptics.com [online], “Co-packaged Optics External Laser Source Guidance Document,” upon information and belief, available no later than Sep. 18, 2020, retrieved on Jan. 26, 2021, retrieved from URL <http://www.copackagedoptics.com/wp-content/uploads/2020/01/ELS-Guidance-Doc-v1.0-FINAL.pdf>, 23 pages. |
De Heyn et al., “Ultra-Dense 16×56Gb/s NRZ GeSi EAM-PD Arrays Coupled to Multicore Fiber for Short-Reach 896Gb/s Optical Links,” In Optical Fiber Communication Conference, Mar. 2017, 3 pages. |
Doany et al., “Multichannel High-Bandwidth Coupling of Ultradense Silicon Photonic Waveguide Array to Standard-Pitch Fiber Array,” Journal of Lightwave Technology, Feb. 15, 2021, 29: 475-482. |
Doany et al., Terabit/Sec VCSEL-Based 48-Channel Optical Module Based on Holey CMOS Transceiver IC, Journal of Lightwave Technology, Feb. 15, 2013, 31:672-680. |
Dobbelaere, “Advanced Silicon Photonics Technology Platform Leveraging a Semiconductor Supply Chain,” 2017 IEEE International Electron Devices Meeting, Dec. 2-6, 2017, 4 pages. |
Dobbelaere, “Silicon Photonics Technology Platform for Integration of Optical IOs with ASICs,” 2013 IEEE Hot Chips 25 Symposium (HCS)—Silicon Photonics Technology Platform for integration of optical IOS with ASICs, Aug. 25-Aug. 27, 2013, 18 pages. |
Extended European Search Report in European Appln. No. 22195981, dated Feb. 14, 2023, 9 pages. |
Fathololoumi et al., “1.6Tbps Silicon Photonics Integrated Circuit and 800 Gbps Photonic Engine for Switch Co-Packaging Demonstration,” Journal of Lightwave Technology, Feb. 15, 2021, 39:1155-1161. |
Fathololoumi et al., “1.6Tbps Silicon Photonics Integrated Circuit for Co- Packaged Optical-IO Switch Applications,” 2020 Optical Fiber Communications Conference and Exhibition (OFC), Mar. 8-12, 2020, 3 pages. |
Fathololoumi et al., “1.6Tbps Silicon Photonics Integrated Circuit for Co-Packaged Optical-IO Switch Applications,” 2020 Optical Fiber Communications Conference and Exhibition (OFC), Mar. 8-12, 2020, 4 pages. |
Fuse.wikichip.org [online], “Ayar Labs Realizes Co-Packaged Silicon Photonics,” Jan. 19, 2020, retrieved on Feb. 15, 2022, retrieved from URL <https://fuse.wikichip.org/news/3233/ayar-labs-realizes-co-packaged-silicon-photonics/2/, 9 pages. |
Fuse.wikichip.org [online], “Ayar Labs Realizes Co-Packaged Silicon Photonics,” Jan. 19, 2020, retrieved on Mar. 23, 2022, retrieved from URL <https://fuse.wikichip.org/news/3233/ayar-labs-realizes-co-packaged-silicon-photonics/>, 6 pages. |
Fuse.wikichip.org [online], “Ranovus Odin: Co-Packaging Next-Gen DC Switches and Accelerators With Silicon Photonics,” Apr. 11, 2020, retrieved on or before Mar. 23, 2022, retrieved from URL <https://fuse.wikichip.org/news/3420/ranovus-odin-co-packaging-next-gen-dc-switches-and-accelerators-with-silicon-photonics/>, 8 pages. |
Gazettabyte.com [online], “Ayar Labs prepares for the era of co-packaged optics,” Feb. 21, 2019, retrieved on or before Mar. 23, 2022, retrieved from URL<http://www.gazettabyte.com/home/2019/2/21/ayar-labs-prepares-for-the-era-of-co-packaged-optics.html>, 7 pages. |
Gazettabyte.com [online], “Inphi unveils first 800-gigabit PAM-4 signal processing chip,” Apr. 8, 2020, retrieved on Feb. 15, 2022, retrieved from URL <http://www.gazettabyte.com/home/2020/4/8/inphi-unveils-first-800-gigabit-pam-4-signal-processing-chip.html>, 5 pages. |
Gazettabyte.com [online], “Intel combines optics to its Tofino 2 switch chip,” Mar. 19, 2020, retrieved on Jan. 26, 2022, retrieved from URL <http://www.gazettabyte.com/home/2020/3/19/intel-combines-optics-to-its-tofino-2-switch-chip.html>, 10 pages. |
Gazettabyte.com [online], “Ranovus outlines its co-packaged optics plans,” Apr. 20, 2020, retrieved on Feb. 15, 2022, retrieved from URL <http://www.gazettabyte.com/home/2020/4/30/ranovus-outlines-its-co-packaged-optics-plans.html>, 10 pages. |
Gunn, “CMOS Photonics for High-Speed Interconnects,” IEEE Micro, Mar.-Apr. 2006, 26:58-66. |
Hayashi et al., “End-to-End Multi-Core Fiber Transmission Link Enabled by Silicon Photonics Transceiver with Grating Coupler Array,” 2017 European Conference on Optical Communication (ECOC), Sep. 17-21, 2017, 3 pages. |
Hosseini et al., “8 Tbps Co-Packaged FPGA and Silicon Photonics Optical IO,” 2021 Optical Fiber Communications Conference and Exhibition (OFC), Jun. 1, 2021, 3 pages. |
Hughes et al., “A Single-Mode Expanded Beam Separable Fiber Optic Interconnect for Silicon Photonics,” Optical Fiber Communications Conference and Exhibition, Mar. 2019, 3 pages. |
IBM, “Silicon Photonics Co-Packaging Webcast,” COBO, Sep. 16, 2020, 31 pages. |
International Search Report and Written Opinion in International Appln. No. PCT/US2021/050945, dated Dec. 27, 2021, 15 pages. |
International Search Report and Written Opinion in International Appln. No. PCT/US2021/053745, dated Feb. 3, 2022, 15 pages. |
Invitation to Pay Additional Fees in International Appln. No. PCT/US2021/53745, dated Dec. 8, 2021, 2 pages. |
Itpeernetwork.com [online], “Industry-First Co-Packaged Optics Ethernet Switch Solution with Intel Silicon Photonics,” Hou, IT Peer Network, Mar. 9, 2020, retrieved on or before Mar. 23, 2022, retrieved from URL <https://itpeernetwork.intel.com/optics-ethernet-solution/]>, 5 pages. |
Keeler et al., “Heterogeneous Integration of III-V Photonics and Silicon Electronics for Advanced Optical Microsystems,” Sandia National Laboratories, Mar. 1, 2016, 23 pages. |
Kuchta et al., “Multi-wavelength Optical Transceivers Integrated On Node (Motion),” ARPA, IBM, Apr. 22, 2019, 28 pages. |
LaserFocusWorld.com [online], “Integrated optics permeate datacenter networks,” Laser Focus World Online Magazine, Oct. 1, 2018, retrieved on or before Mar. 23, 2022, retrieved from www.laserfocusworld.com, 4 pages. |
LaserFocusWorld.com [online], “Photonics for Datacenters: Integrated optics permeate datacenter networks,” Oct. 2018, retrieved on Jan. 26, 2022, retrieved from URL <https://www.laserfocusworld.com/optics/article/16555340/photonics-for-datacenters-integrated-optics-permeate-datacenter-networks>, 16 pages. |
Lee et al., “End-to-End Multicore Multimode Fiber Optic Link Operating up to 120 GB/s,” Journal of Lightwave Technology, Mar. 15, 2012, 30:886-892. |
Lee et al., “OnRamps: Optical Networks Using Rapid Amplified Multi-wavelength Photonic Switches,” PowerPoint, ARPA, IBM Research, Apr. 22, 2019, 27 pages. |
Li et al., “A 112 GB/s PAM4 Linear TIA with 0.96 pJ/bit Energy Efficiency in 28 nm CMOS,” ESSCIRC 2018—IEEE 44th European Solid State Circuits Conference (ESSCIRC), Sep. 2-6, 2018, pp. 238-241. |
Liang et al., “Fully-Integrated Heterogeneous DML Transmitters for High-Performance Computing,” Journal of Lightwave Technology, Jul. 1, 2020, 38:3322-3337. |
Liang et al., “Integrated energy efficient WDM photonic solution for Data Centers and Supercomputers,” ARPA-E Enlightened Review Meeting, Seattle, WA, Oct. 23-24, 2018, 24 pages. |
Liang, “Integrated DWDM Photonics 2.0 for Green Exascale Supercomputing in HPE,” ARPA-Enlightened Annual Review Meeting, Coronado, CA, USA, Oct. 30-Nov. 1, 2019, 19 pages. |
Logan et al., “800Gb/s Silicon Photonic Transmitter for Co-Packaged Optics,” 2020 IEEE Photonics Conference (IPC), Sep. 28-Oct. 2020, 2 pages. |
Mahajan et al., “Co-Packaged Photonics for High Performance Computing: Status, Challenges and Opportunities, ” Journal of Lightwave Technology, Jan. 15, 2022, 40:379-398. |
Mangal et al., “Through-substrate coupling elements for silicon-photonics based short-reach optical interconnects,” Proceedings of the SPIE, Optical Interconnects XIX, Mar. 2019, 10924: 14 pages. |
Marchetti et al., “Coupling strategies for silicon photonics integrated chips,” Photonics Research, Feb. 2019, 7(2):201-239. |
Marvell Technology, [online], “Post Moore Data Center Networks for 800GbE/1.6TbE with Radha Nagarajan | Marvell Technology,” https://www.marvell.com, Sep. 14, 2021, retrieved on Nov. 30, 2021, <https://www.youtube.com/watch?v=ruo_WNqEBP8>, 13 pages [Video Submission]. |
Meade et al., “TeraPHY: A High-density Electronic-Photonic Chiplet for Optical I/O from a Multi-Chip Module,” 2019 Optical Fiber Communications Conference and Exhibition (OFC), Mar. 3-7, 2019, 3 pages. |
Minkenberg et al., “Reimagining Datacenter Topologies With Integrated Silicon Photonics,” Journal of Optical Communications and Networking, Jul. 2018, 10(7):B126-B139. |
Missinne et al., “Alignment-tolerant interfacing of a photonic integrated circuit using back side etched silicon microlenses,” Proceedings of the SPIE, Oct. 2019, 10923: 8 pages. |
Moazeni et al., “A 40-GB/s PAM-4 Transmitter Based on a Ring-Resonator Optical DAC in 45-nm SOI CMOS,” IEEE Journal of Solid-State Circuits, Dec. 2017, 52:3503-3516. |
Nambiar et al., “Grating-Assisted Fiber to Chip Coupling for SOI Photonic Circuits,” Applied Sciences. Jul. 2018, 8(7): 22 pages. |
Notaros et al., “Ultra-Efficient CMOS Fiber-to-Chip Grating Couplers,” Optical Fiber Communication Conference, Mar. 20-22, 2016, 3 pages. |
Nowell et al., “Progress in 100G Lambda MSA Based on 100G PAM4 Technology,” 2020 Optical Fiber Communications Conference and Exhibition (OFC), Mar. 8-12, 2020, 3 pages. |
Patterson et al., “The future of packaging with silicon photonics,” Chip Scale Review, Jan. & Feb. 2017, 10 pages. |
Raj et al., “50Gb/s Hybrid Integrated Si-Photonic Optical Link in 16nm FinFET,” 2020 European Conference on Optical Communications (ECOC), Dec. 6-10, 2020, 4 pages. |
Raj et al., “Design of a 50-GB/s Hybrid Integrated Si-Photonic Optical Link in 16-nm FinFET,” IEEE Journal of Solid-State Circuits, Apr. 2020, 55: 1086-1095. |
Rakowski, “Silicon photonics platform for 50G optical interconnects,” Cadence Photonics Summit and Workshop, San Jose, CA, Sep. 6-7, 2017, 45 pages. |
Roberts et al., “High Speed Optics—The road to 44G and Beyond,” CiscoLive!, Jan. 28-Feb. 1, 2019, 102 pages. |
Rockleyphotonics.com [online], “25.6T Switch Co-Packages with LightDriver and Copper Cable Attached 400G Modules,” Rockley Photonics, 2020, retrieved on Mar. 24, 2022, retrieved from <https://rockleyphotonics.com/?s=25.6+T+switch+co-package>, 1 page. |
Rockleyphotonics.com [online], “Rockley Photonics collaborates with Accton, TE and Molex to demonstrate a 25.6Tbps OptoASIC Switch system,” Rockley Photonics, Mar. 10, 2020, retrieved on or before Mar. 23, 2022, retrieved from <https://rockleyphotonics.com/rockley-photonics-collaborates-with-accton-te-and-molex-to-demonstrate-a-25-6tbps-optoasic-switch-system/>, 6 pages. |
Rockleyphotonics.com [online], “Sailing Through the Data Deluge with Pervasive Optical Connectivity,” Rockley Photonics, Feb. 2019, retrieved on or before Mar. 23, 2022, retrieved from <https://rockleyphotonics.com/wp-content/uploads/2019/02/Rockley-Photonics-Sailing-through-the-Data-Deluge.pdf>, 9 pages. |
Romagnoli et al., “High Bandwidth density optically interconnected Terabit/s Boards,” SPIE OPTO, Jan. 30, 2018, 15 pages. |
Saeedi et al., “A 25 GB/s 3D-Integrated CMOS/Silicon-Photonic Receiver for Low-Power High-Sensitivity Optical Communication,” Journal of Lightwave Technology, Jun. 15, 2016, 34(12):2924-2933. |
Sakib et al., “A high-speed micro-ring modulator for next generation energy-efficient optical networks beyond 100 Gbaud,” CLEO: Science and Innovations 2021, San Jose, California United States, May 9-14, 2021, 3 pages. |
Scarcella et al., “Pluggable Single-Mode Fiber-Array-to-PIC Coupling Using Micro-Lenses,” IEEE Photonics Technology Letters, Oct. 2017, 29(22):1943-1946. |
Semianalysis.com [online], “Intel's Trojan Horse into the Foundry Business | Co-packaged Silicon Photonics is Intel's Path Forward for IDM 2.0,” Jun. 11, 2021, retrieved on Aug. 15, 2022, retrieved from URL<https://semianalysis.com/intels-trojan-horse-into-the-foundry-business-co-packaged-silicon-photonics-is-intels-path-forward-for-idm-2-0/>, 22 pages. |
Servethehome.com [online], “Hands-on with the Intel Co-Packaged Optics and Silicon Photonics Switch,” Mar. 18, 2020, retrieved on Mar. 24, 2022, retrieved from <https://www.servethehome.com/hands-on-with-the-intel-co-packaged-optics-and-silicon-photonics-switch/>, 25 pages. |
Servethehome.com [online], “Important Silicon Photonics Future at Intel Vision 2022,” May 16, 2022, retrieved on Aug. 15, 2022, retrieved from URL<https://www.servethehome.com/important-silicon-photonics-future-at-intel-vision-2022-lightbender-light-bender/>, 6 pages. |
Shang et al., “High-temperature reliable quantum-dot lasers on Si with misfit and threading dislocation filters,” Optics, May 2021, 8:749-754. |
Shen et al., “Silicon Photonics for Extreme Scale Systems,” Journal of Lightwave Technology, Jan. 15, 2019, vol. 37:245-258. |
Stojanovic et al., “Monolithic silicon-photonic platforms in state-of-the-art CMOS SOI processes [Invited],” Optics Express, May 7, 2018, 26: 1-16. |
Sun et al., “A 45 nm CMOS-SOI Monolithic Photonics Platform With Bit-Statistics-Based Resonant Microring Thermal Tuning,” IEEE Journal of Solid-State Circuits, Apr. 2016, 51:893-907. |
Sun et al., “A Monolithically-Integrated Chip-to-Chip Optical Link in Bulk CMOS,” 2014 Symposium on VLSI Circuits Digest of Technical Papers, Apr. 2015, 2 pages. |
Sun et al., “Single-chip microprocessor that communicates directly using light,” Nature, Dec. 2015, 528; 534-544. |
Sun et al., “TeraPHY: An O-band WDM Electro-optic Platform for Low Power, Terabit/s Optical I/O,” 2020 IEEE Symposium on VLSI Technology, Dec. 2, 2020, 2 pages. |
Timurdogan et al., “400G Silicon Photonics Integrated Circuit Transceiver Chipsets for CPO, OBO, and Pluggable Modules,” 2020 Optical Fiber Communications Conference and Exhibition (OFC), Mar. 12-8, 2020, 3 pages. |
Timurdogan et al., “An Ultra Low Power 3D Integrated Intra-Chip Silicon Electronic-Photonic Link,” 2015 Optical Fiber Communications Conference and Exhibition (OFC), Mar. 22-26, 2015, 3 pages. |
Wade et al., “75% Efficient Wide Bandwidth Grating Couplers in a 45 nm Microelectronics CMOS Process,” 2015 IEEE Optical Interconnects Conference (OI), Apr. 20-22, 2015, 46-47. |
Wade et al., “A Bandwidth-Dense, Low Power Electronic-Photonic Platform and Architecture for Multi-Tbps Optical I/O,” 2018 European Conference on Optical Communication (ECOC), Sep. 23-27, 2018, 3 pages. |
Wade et al., “An Error-free 1 Tbps WDM Optical I/O Chiplet and Multi-wavelength Multi-port Laser,” 2021 Optical Fiber Communications Conference and Exhibition (OFC), Jun. 6-10, 2021, 3 pages. |
Wade et al., “TeraPHY: A Chiplet Technology for Low- Power, High-Bandwidth In-Package Optical I/O,” IEEE Computer Society, Mar. & Apr. 2020, 9 pages. |
Wade et al., “TeraPHY: A Chiplet Technology for Low-Power, High-Bandwidth In-Package Optical I/O,” Presentation Ayar Labs and Intel, Hot Chips 2019, Aug. 20, 2019, 48 pages. |
Wang et al., “4×112 Gbps/Fiber CWDM VCSEL Arrays for Co-Packaged Interconnects,” Journal of Lightwave Technology, Jul. 1, 2020, 38:3439-3444. |
Wang et al., “Bidirectional Tuning of Microring-Based Silicon Photonic Transceivers for Optimal Energy Efficiency,” Proceedings of the 24th Asia and South Pacific Design Automation Conference, Jan. 21, 2019, pp. 370-375. |
Wang et al., “Energy-Efficient Channel Alignment of DWDM Silicon Photonic Transceivers,” 2018 Design, Automation & Test in Europe Conference & Exhibition, Mar. 19-23, 2018, 4 pages. |
Yu et al., “400Gbps Fully Integrated DR4 Silicon Photonics Transmitter for Data Center Applications,” 2020 Optical Fiber Communications Conference and Exhibition (OFC), Mar. 8-12, 2020, 3 pages. |
Zhang et al., “3D and 2.5D Heterogeneous Integration Platforms with Interconnect Stitching and Microfluidic Cooling,” Georgia Institute of Technology, Doctor of Philosophy in the School of Electrical and Computer Engineering Aug. 2017, 151 pages. |
Zhao et al., “Ultra-dense Silicon Photonics Coupling Solution for Optical Chip Scale Package Transceiver,” In Asia Communications and Photonics Conference, Nov. 2016, 3 pages. |
Zheng et al., Ultra-efficient 10 GB/s hybrid integrated silicon photonic transmitter and receiver, Optics Express, Mar. 2011, 19(6):5172-5186. |
Zilkie et al., “Multi-micron silicon photonics platform for highly manufactural and versatile photonic integrated circuits,” IEEE Journal of Selected Topics in Quantum Electronics, Apr. 15, 2019, 15 pages. |
Kutchta, “Co-Packaging on Organic Laminates: MOTION Phase 2 ARPA-E Enlitened Kickoff Meeting,” IBM Research, Jan. 13, 2021, 16 pages. |
Kuchta et al., “Multi-wavelength Optical Transceivers Integrated On Node (Motion),” ARPA, IBM, Apr. 22, 2019, 40 pages. |
Lee, “OnRamps: Optical Networks Using Rapid Amplified Multi-wavelength Photonic Switches,” PowerPoint, ARPA, IBM Research, Apr. 22, 2019, 17 pages. |
Nagarajan, “2.5D Heterogeneous Silicon Photonics Light Engine with Integrated DFB Lasers and Electronics,” Poster, Presented at OCP Future Technologies Symposium, Inphi Corp, 2020 OCP Global Summit, Mar. 4-5, 2020, 1 page. |
Nagarajan, “2.5D Heterogeneous Silicon Photonics Light Engine with Integrated DFB Lasers and Electronics,” Presentation, Presented at OCP Future Technologies Symposium, Inphi Corp, 2020 OCP Global Summit, Mar. 4-5, 2020, 13 pages. |
International Preliminary Report on Patentability in International Appln. No. PCT/US2021/050945, dated Mar. 30, 2023, 12 pages. |
[No Author Listed], “QSFP-DD MSA QSFP-DD/QSFP-DD800/QSFP112 Hardware Specification for QSFP Double Density 8X and QSFP 4X Pluggable Transceivers,” Revision 6.2, Mar. 11, 2022, 169 pages. |
International Preliminary Report on Patentability Chapter II in International Appln. No. PCT/US2021/053745, dated Jun. 14, 2023, 14 pages. |
[No Author Listed], “QSFP-DD/QSFP-DD800/QSFP112 Hardware Specification for QSFP Double Density 8X and QSFP 4X Pluggable Transceivers,” QSFP-DD, Revision 6.01, May 28, 2021, 167 pages. |
[No Author Listed], “Support Tomorrow's Speeds Inside Today's Footprint; Molex Solutions for 112 Gbps Architecture,” Molex, 2019, 7 pages. |
[No Author Listed], “Specification for OSFP OCTAL Small Form Factor Pluggable Module,” OSFP MSA, Rev 4.0, May 28, 2021, 109 pages. |
Dogruoz et al., “Optimizing QSFP-DD Systems to Achieve at Least 25 Watt Thermal Port Performance,” QSFP-DD, Jan. 2021, 30 pages. |
Ieee802.org [online], “Broadened Consensus for a 200GEL Copper Cable Objective,” Aug. 26, 2021, retrieved Oct. 17, 2022, retrieved from URL<https://www.ieee802.org/3/B400G/public/21_08/kocsis_b400g_01a_210826.pdf>, 17 pages. |
Ieeee802.org [online], “Multi-200Gbps/lane Package Model Considerations,” Jul. 12, 2022, retrieved Oct. 17, 2022, retrieved from URL<https://www.ieee802.org/3/df/public/22_07/benartsi_3df_01a_2207.pdf>, 13 pages. |
International Preliminary Report on Patentability in International Appln. No. PCT/US2021/060215, dated Jun. 1, 2023, 41 pages. |
International Search Report and Written Opinion in International Appln. No. PCT/US2021/060215, dated Mar. 22, 2022, 46 pages. |
International Search Report and Written Opinion in International Appln. No. PCT/US2022/033870, dated Sep. 28, 2022, 15 pages. |
International Search Report and Written Opinion in International Appln. No. PCT/US2022/071857, dated Jun. 29, 2022, 25 pages. |
Invitation to Pay Additional Fees in International Appln. No. PCT/US2021/060215, dated Jan. 26, 2022, 3 pages. |
Kocsis et al., “OSFP MDI Proposal,” Amphenol, High Speed Interconnects, Mar. 6, 2016, 13 pages. |
Samtec.com [online], “FLYOVER® QSFP Cable Systems, Cages, and Heat Sinks,” 2022, retrieved on Dec. 22, 2022, retrieved from URL<https://www.samtec.com/cables/high-speed/assemblies/qsfp-flyover>, 7 pages. |
Samtec.com [online], “NOVARAY® I/O 112 Gbps PAM4 Panel Mount Cable System,” May 18, 2022, retrieved on Mar. 29, 2023, retrieved from URL<https://www.samtec.com/cables/high-speed/io-assemblies/novaray-io>, 12 pages. |
Tracy, “Supporting Data to Demonstrate 100Gbps Capability of Proposed MDIs,” TW Connectivity, Sep. 13, 2018, 9 pages. |
International Search Report and Written Opinion in International Appln. No. PCT/US2023/20730, dated Jul. 31, 2023, 10 pages. |
[No Author Listed], “IEEE P802.3 Electrical I/O Specifications,” LAN/MAN Standards Committee of the IEEE Computer Society, May 13, 2022, 235 pages. |
Lusted et al. “Motions and Straw Polls,” IEEE P802.3df Task Force, Intel, Sep. 2022, 6 pages. |
[No Author Listed], “Implementation Agreement for a 3.2Tb/s Co-Packaged (CPO) Module,” OIF-Co-Packaging-3.2T-Module-01.0, Mar. 29, 2023, 38 pages. |
Allaboutcircuits.com [online], “Innovative Interconnects: The Future of Chiplet-based Processors?” Apr. 18, 2022, retrieved on Oct. 26, 2023, retrieved from URL<https://www.allaboutcircuits.com/news/innovative-interconnects-the-future-of-chiplet-based-processors/>, 6 pages. |
Ase.aseglobal.com [online], “Fan-Out Packaging,” 2022, retrieved on Jul. 8, 2022, retrieved from URL<https://ase.aseglobal.com/en/technology/fan out>, 8 pages. |
Awavesemi [online], “1G to 224G SerDes,” Jan. 28, 2023, retrieved on Oct. 24, 2023, retrieved from URL<http://web.archive.org/web/20230701000000*/https://awavesemi.com/silicon-ip/phy-ip/1g-224g-serdes/>, 4 pages. |
Broadcom.com [online], “Broadcom's persistent cadence of co-packaged optics innovation,” Mar. 1, 2023, retrieved on Oct. 24, 2023, retrieved from URL<https://www.broadcom.com/blog/broadcoms-persistent-cadence-copackaged-optics-innovation>, 5 pages. |
Cadence.com [online], “112Gbps XSR SerDes IP for TSMC 7nm FinFET,” 2022, retrieved on Oct. 24, 2023, retrieved from URL<https://www.cadence.com/content/dam/cadence-www/global/en_US/documents/tools/ip/design-ip/112g-xsr-pamp4-ip-br.pdf>, 2 pages. |
Ethernetalliance.org [online], “CEI-28G: Paving the Way for 100 Gigabit,” Jun. 2010, retrieved on Sep. 26, 2023, retrieved from URL<https://www.ethernetalliance.org/wp-content/uploads/2011/10/document files CEI-28G rev8.pdf>, 10 pages. |
Harrisburg.psu.edu [online], “112 Gbps Electrical Interfaces: Does rate drive architecture or does architecture enable rate?” Apr. 12, 2019, retrieved on Sep. 26, 2023, retrieved from URL<https://harrisburg.psu.edu/files/pdf/16546/2019/04/24/te_connectivity_at_psu_hburg si_symposium.pdf>, 34 pages. |
I3electronics.com [online], “Advanced Semiconductor Packaging,” 2022, retrieved on Jul. 8, 2022, retrieved from URL<https://i3electronics.com/micro_semiconductor/>, 8 pages. |
Imec-int.com [online], “A new approach to fan-out wafer-level packaging,” Jun. 6, 2019, retrieved on Jul. 8, 2022, retrieved from URL<https://www.imec-int.com/en/imec-magazine/imec-magazine-june-2019/a-new-approach-to-fan-out-wafer-level-packaging>, 30 pages. |
Intel.com [online], “Accelerating Innovation Through A Standard Chiplet Interface: The Advanced Interface Bus (AIB),” Sep. 19, 2020, retrieved on Sep. 26, 2023, retrieved from URL<https://www.intel.com/content/dam/www/public/us/en/documents/white-papers/accelerating-innovation-through-aib-whitepaper.pdf>, 9 pages. |
Intel.com [online], “CEI 28 Very Short Reach (VSR) Specifications for CFP2/CFP4/QSFP+/QSFP28/zQSFP/SMA 2.4 mm,” available on or before Dec. 9, 2022, retrieved on Oct. 24, 2023, retrieved from URL<https://www.intel.com/content/www/us/en/docs/programmable/683132/current/cei-28-very-short-reach-vsr-specifications.html>, 7 pages. |
International Preliminary Report on Patentability in International Appln. No. PCT/US2022/071857, dated Nov. 2, 2023, 23 pages. |
Kehlet, “Chiplets on the Rise,” 2020 Heterogeneous Integration Roadmap Symposium, Feb. 21, 2020, 27 pages. |
Lau et al., “Fan-Out Wafer-Level Packaging for Heterogeneous Integration,” Electronic Components and Technology Conference, May 1, 2018, 4 pages (abstract only). |
Lau et al., “Redistribution-Layers for Fan-Out Wafer-Level Packaging and Heterogeneous Integrations,” China Semiconductor Technology International Conference, Mar. 1, 2019, 3 pages (abstract only). |
Lightwaveonline.com [online], “OIF launches CEI-112G-Extra Short Reach (XSR)+ project,” Sep. 2, 2021, retrieved on Oct. 24, 2023, retrieved from URL<https://www.lightwaveonline.com/optical-tech/electronics/article/14209722/oif-launches-cei112gextra-short-reach-xsr-project>, 3 pages. |
Lin et al., “Organic Interposer CoWoS-R+ (plus) Technology,” 2022 IEEE 72nd Electronic Components and Technology Conference (ECTC), Jul. 12, 2022, 6 pages. |
Mahajan et al., “Embedded Multi-Die Interconnect Bridge (EMIB)—A High Density, High Bandwidth Packaging Interconnect,” 2016 IEEE 66th Electronic Components and Technology Conference, May 31, 2016-Jun. 3, 2016, 557-565. |
Nextplatform.com [online], “Nvidia Shows What Optically Linked GPU Systems Might Look Like,” Aug. 17, 2022, retrieved on Oct. 24, 2023, retrieved from URL<https://www.nextplatform.com/2022/08/17/nvidia-shows-what-optically-linked-gpu-systems-might-look-like/?utm_content=218412429&utm_medium=social&utm_source=linkedin&hss_channel=lcp-6627049>, 8 pages. |
Oiforum.com [online], “Alphawave IP, ZeusCORE™ MSS IP,” ECOC 2022, retrieved on Oct. 24, 2023, retrieved from URL<https://www.oiforum.com/wp-content/uploads/OIF_PLL_Demo_Alphawave_ECOC22.pdf> 2 pages. |
Oiforum.com [online], “Common Electrical I/O (CEI)-112G,” Dec. 10, 2019, retrieved on Oct. 24, 2023, retrieved from URL<http://web.archive.org/web/20191201000000*/https://www.oiforum.com/technical-work/hot-topics/common-electrical-interface-cei-112g-2/>, 8 pages. |
Oiforum.com [online], “IA Title: Common Electrical I/O (CEI)—Electrical and Jitter Interoperability agreements for 6G+ bps, 11G+ bps, 5G+ bps I/O and 56G+ bps,” Dec. 29, 2017, retrieved on Oct. 24, 2023, retrieved from URL<https://www.oiforum.com/wp-content/uploads/2019/01/OIF-CEI-04.0.pdf>, 58 pages. |
Oiforum.com [online], “OIF's CEI 56G Interfaces—Key Building Blocks for Optics in the 400G Data Center,” Sep. 28, 2015, retrieved on Sep. 26, 2023, retrieved from URL<https://www.oiforum.com/wp-content/uploads/2019/01/150928_Mkt-Focus-ECOC-Panel-OIF.pdf>, 23 pages. |
Opencompute.org [online], “Bunch of Wires (BoW) PHY Specification, The Open Domain-Specific Architecture BoW Workstream, DRAFT Version 2.0,” Mar. 1, 2023, retrieved on Sep. 26, 2023, retrieved from URL<https://www.opencompute.org/documents/bow-specification-v2-0d-1-pdf>, 51 pages. |
Overclock3d.net [online], “Intel discusses EMIB technology—Multi-die CPUs incoming?” Aug. 28, 2017, retrieved on Oct. 26, 2023, retrieved from URL<https://overclock3d.net/news/gpu-displays/intel-discusses-emib-technology-multi-die-cpus-incoming/>, 10 pages. |
Pcmag.com [online], “To ‘Meteor Lake’ and Beyond: How Intel Plans a New Era of ‘Chiplet’-Based CPUs,” Aug. 24, 2022, retrieved on Oct. 26, 2023, retrieved from URL<https://www.pcmag.com/news/to-meteor-lake-and-beyond-how-intel-plans-a-new-era-of-chiplet-based-cpus>, 13 pages. |
Schaevitz et al., “Solving the Escape Density Problem: Making connections count with SCIP,” Optica Publishing Group, Mar. 2023, 3 pages. |
Semi.org [online], “As Chiplets Go Mainstream, Chip Industry Players Collaborate to Overcome New Development Challenges,” Feb. 14, 2023, retrieved on Oct. 26, 2023, retrieved from URL<https://www.semi.org/en/blogs/technology-and-trends/as-chiplets-go-mainstream-chip-industry-players-collaborate-to-overcome-new-development-challenges>, 9 pages. |
Semiengineering.com [online], “Improving Redistribution Layers for Fan-Out Packages and SiPs,” Sep. 15, 2022, retrieved on Oct. 24, 2023, retrieved from URL<https://semiengineering.com/improving-redistribution-layers-for-fan-out-packages-and-sips/>, 11 pages. |
Sharma, “Universal Chiplet Interconnect Express (UCIe)®: An open standard for developing a successful chiplet ecosystem,” IEEE Electronics Packaging Society, Mar. 2, 2022, 3 pages. |
Synopsys.com [online], “Synopsys UCIe IP Solutions,” Jul. 5, 2022, retrieved on Oct. 24, 2023, retrieved from URL<https://www.synopsys.com/dw/ipdir.php?ds=dwc_ucie_ip>, 2 pages. |
Synopsys.com [online], “Synopsys XSR PHY IP,” May 28, 2020, retrieved on Oct. 24, 2023, retrieved from URL<https://www.synopsys.com/dw/ipdir.php?ds-dwc_usr-xsr_phy>, 2 pages. |
Uciexpress.org [online], “Universal Chiplet Interconnect Express (UCIe) Specification,” retrieved on Feb. 24, 2020, retrieved on Sep. 26, 2023, retrieved from URL<https://www.uciexpress.org/specifications>, 2 pages. |
Uciexpress.org [online], “Universal Chiplet Interconnect Express (UCIe)®: Building an open chiplet ecosystem,” Mar. 2, 2022, retrieved on Jul. 8, 2022, retrieved from URL<https://www.uciexpress.org/_files/ugd/0c1418_c5970a68ab214ffc97fab16d11581449.pdf>, 7 pages. |
Zdnet.com [online], “AMD, Intel, TSMC, Microsoft and others establish universal chiplet standard,” Mar. 2, 2022, retrieved on Oct. 26, 2023, retrieved from URL<https://www.zdnet.com/article/amd-intel-tsmc-microsoft-and-others-establish-universal-chiplet-standard/>, 8 pages. |
Number | Date | Country | |
---|---|---|---|
20230209761 A1 | Jun 2023 | US |
Number | Date | Country | |
---|---|---|---|
63245005 | Sep 2021 | US | |
63245011 | Sep 2021 | US | |
63225779 | Jul 2021 | US | |
63223685 | Jul 2021 | US | |
63210437 | Jun 2021 | US | |
63208759 | Jun 2021 | US | |
63192852 | May 2021 | US | |
63178501 | Apr 2021 | US | |
63175021 | Apr 2021 | US | |
63173253 | Apr 2021 | US | |
63159768 | Mar 2021 | US | |
63146421 | Feb 2021 | US | |
63145368 | Feb 2021 | US | |
63116660 | Nov 2020 | US | |
63088914 | Oct 2020 | US | |
63080528 | Sep 2020 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 17478483 | Sep 2021 | US |
Child | 18113975 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/US2021/035179 | Jun 2021 | US |
Child | 17478483 | US | |
Parent | PCT/US2021/022730 | Mar 2021 | US |
Child | PCT/US2021/035179 | US |