Claims
- 1. A method for forming a desired junction profile in a semiconductor substrate, comprising:
introducing at least one dopant into the semiconductor substrate; and then diffusing the at least one dopant by annealing the semiconductor substrate while exposing the semiconductor substrate to a DC or AC field.
- 2. The method of claims wherein the electrical field is an AC electrical field.
- 3. The method of claim 1 wherein the electrical field is a DC electrical field.
- 4. The method of claim 1 wherein the electrical field is an AC electrical field having a frequency of 60 HZ or less.
- 5. The method of claim 4 wherein the frequency is about 0.5 to about 60 HZ.
- 6. The method according to claim 1, wherein the dopant is implanted by ion implantation.
- 7. The method according to claim 1, wherein the anneal is a rapid thermal anneal.
- 8. The method according to claim 3, wherein the DC electric field retards dopant diffusion.
- 9. The method according to claim 3, wherein the DC electric field enhances dopant diffusion.
- 10. The method according to claim 1, wherein the electric field is produced at an upper surface of the semiconductor substrate and normal to the upper surface of the semiconductor substrate.
- 11. The method according to claim 1, further comprising:
arranging the semiconductor substrate on an electrically conducting chuck that provides a source of electrical potential; arranging at least one grid of an electrically conducting material adjacent at least a portion of a surface of the semiconductor substrate; and biasing the at least one grid and the electrically conducting chuck to create the AC or DC electrical field.
- 12. The method according to claim 1, further comprising:
arranging a field source wafer adjacent at least one surface of the semiconductor substrate; and biasing the field source wafer.
- 13. The method according to claim 11, wherein the grid is arranged over an entire upper surface of the semiconductor substrate.
- 14. The method according to claim 11, wherein the grid is arranged such that it is separated from the semiconductor substrate by a distance of about 100 nm to about 500 nm.
- 15. The method according to claim 11, wherein the grid comprises a plurality of individually biasable wires and the method further comprises individually biasing the wires.
- 16. The method according to claim 11, wherein the grid comprises tungsten.
- 17. The method according to claim 1, further comprising:
reducing the strength of the DC or AC electric field on selected portions of the semiconductor substrate.
- 18. The method according to claim 17, wherein reducing the field strength comprises:
providing at least one sacrificial layer on portions of an upper surface of the semiconductor substrate to shield the at least one dopant from the electrical field.
- 19. The method according to claim 18, wherein the at least one sacrificial layer comprises a metal layer on the portions of the upper surface of the semiconductor substrate.
- 20. The method according to claim 19, where in the sacrificial layer further comprises a layer of dielectric material on the upper surface of the semiconductor substrate between the metal layer and the semiconductor substrate.
- 21. The method according to claim 1, wherein the electrical field has a strength of about 0.01 MV/cm to about 1.0 MV/cm at an upper surface of the semiconductor substrate.
- 22. The method according to claim 3, wherein the DC electric field is positive.
- 23. The method according to claim 3, wherein the DC electric field is negative.
- 24. The method according to claim 1, wherein the method is carried out at a pressure of about 1 atmosphere or less.
- 25. The method according to claim 1, wherein lateral and vertical diffusion of the dopants is controlled with a DC electrical field or AC-electrical field.
- 26. The method according to claim 25, wherein controlling lateral diffusion of the dopants comprises:
producing the DC electrical field or AC electrical field at an upper surface of the semiconductor substrate and at an angle with respect to an upper surface of the semiconductor substrate.
- 27. The method according to claim 26, wherein the electric field is at an angle of up to about 15° with respect to the upper surface of the semiconductor substrate.
- 28. The method according to claim 27, further comprising:
rotating the semiconductor substrate during the annealing and exposing to the DC electric field.
- 29. The method according to claim 1, wherein the annealing is carried out at a temperature of about 900° C to about 1150° C.
- 30. The method according to claim 1, wherein the annealing is carried out for about 0.5 seconds to about 10 seconds.
- 31. The method according to claim 29, wherein the temperature of about 900° C. to about 1150° C. is maintained for about 0.5 seconds to about 10 seconds.
- 32. The method according to claim 29, wherein the temperature is ramped down to room temperature from the temperature of about 900° C. to about 1150° C. over a period of time of about 10 seconds to about 60 seconds.
- 33. A device for forming a desired junction profile in a semiconductor substrate, the device comprising:
a means for annealing a semiconductor substrate in which at least one dopant has been diffused, the annealing means comprising at least one heat source; and means for producing a DC or AC electrical field and exposing the semiconductor substrate to the DC or AC electrical field simultaneous with the annealing
- 34. The device of claim 33 wherein the electrical field is an AC electrical field.
- 35. The device of claim 33 wherein the electrical field is a AC electrical field.
- 36. The device of claim 33 wherein the electrical field is a one-dimensional electrical field.
- 37. The device of claim 33 wherein the electrical field is a DC electrical field.
- 38. The device according to claim 33, further comprising means for diffusing the at least one dopant into the semiconductor substrate.
- 39. The device according to claim 33, wherein the electrical field generating means generates a DC electric field at an upper surface of the semiconductor substrate and normal to the upper surface of the semiconductor substrate.
- 40. The device according to claim 33, wherein the electrical field generating means comprises:
an electrically conducting chuck on which the semiconductor substrate is arranged; means for biasing the chuck; at least one grid of an electrically conducting material arranged adjacent to at least a portion of at least one surface of the semiconductor substrate when the semiconductor substrate is arranged on the chuck; and means for biasing the at least one grid.
- 41. The device according to claim 33, wherein the electrical field generating means comprises:
an electrically conducting chuck on which the semiconductor substrate is arranged; means for biasing the chuck; at least one field source wafer arranged adjacent to at least a portion of at least one surface of the semiconductor substrate when the semiconductor substrate is arranged on the chuck; and means for biasing the at least one field source wafer.
- 42. The device according to claim 40, wherein the at least one grid is larger than an entire upper surface of the semiconductor substrate.
- 43. The device according to claim 40, wherein the grid is separated from the semiconductor substrate by a distance of about 100 nm to about 500 nm when the semiconductor substrate is arranged on the chuck.
- 44. The device according to claim 40, wherein the at least one grid comprises a plurality of individually biasable wires and wherein the grid biasing means individually biasing the wires.
- 45. The device according to claim 33, further comprising:
means for reducing the strength of the electrical field on selected portions of the semiconductor substrate.
- 46. The device according to claim 33, wherein the electrical field has a strength of about 0.01 MV/cm to about 1.0 MV/cm at an upper surface of the semiconductor substrate.
- 47. The device according to claim 33 wherein the electrical field is an AC electrical field having a frequency of 60 HZ or less.
- 48. The device according to claim 46, further comprising:
means for controlling wherein lateral diffusion of the at least one dopant with the electrical field.
- 49. The device according to claim 48, wherein the means for controlling lateral diffusion of the at least one dopant comprises:
means for producing the electrical field at an upper surface of the semiconductor substrate and at an angle with respect to an upper surface of the semiconductor substrate.
- 50. The device according to claim 49, wherein the electrical field is produced at an angle of up to about 15° with respect to the upper surface of the semiconductor substrate.
- 51. The device according to claim 33, further comprising:
means for rotating the semiconductor substrate during the annealing and exposing to the electrical field.
- 52. The device according to claim 40, wherein the at least one heat source is arranged on a side of the semiconductor substrate opposite the grid.
- 53. The device according to claim 10, wherein the chuck comprises an annular clamp for clamping the semiconductor substrate and a grid of an electrically conducting material connected to the annular clamp.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This is a continuation-in-part of copending U.S. patent application Ser. No. 09/538,309, filed Mar. 29, 2000, entitled “DC Electric Field Assisted Anneal”, disclosure of which is incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09809887 |
Mar 2001 |
US |
Child |
10413301 |
Apr 2003 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09538309 |
Mar 2000 |
US |
Child |
09809887 |
Mar 2001 |
US |