Number | Name | Date | Kind |
---|---|---|---|
4338569 | Petrich | Jul 1982 | |
4884041 | Walker | Nov 1989 | |
5180994 | Martin et al. | Jan 1993 | |
5399995 | Kardontchik et al. | Mar 1995 | |
5451894 | Guo | Sep 1995 | |
5485490 | Leung et al. | Jan 1996 | |
5513327 | Farmwald et al. | Apr 1996 | |
5532633 | Kawai | Jul 1996 | |
5534805 | Miyazaki et al. | Jul 1996 | |
5550783 | Stephens, Jr. et al. | Aug 1996 | |
5570054 | Takla | Oct 1996 | |
5614885 | Lee et al. | Mar 1997 | |
5712883 | Miller et al. | Jan 1998 | |
5712884 | Jeong | Jan 1998 | |
5764092 | Wada et al. | Jun 1998 |
Entry |
---|
"A 250-622 MHz Deskew and Jitter-Suppressed Clock Buffer Using Two-Loop Architecture", Satoru Tanoi et al., IEEE Journal of Solid-State Circuits, vol. 31, No. 4, Apr. 1996. |
"A 2.5 V CMOS Delay-Locked Loop for an 18 Mbit, 500 Megabyte/s DRAM", Thomas H. Lee et al., IEEE Journal of Solid-State Circuit, vol. 29, No. 12, Dec. 1994. |