Claims
- 1. A process for delaying solder melt and for minimizing the number and size of voids in a solder joint, comprising the steps of:
- prebaking a circuit board with solder paste on the circuit board footpads, and then
- soldering surface mount devices to the board in a vapor phase furnace.
- 2. The process of claim 1 in which the solder paste metal content is approximately sixty-three percent tin and thirty-seven percent lead, by weight, and wherein the solder paste metal is in the form of particles of one hundred percent tin and particles of an alloy of approximately ten percent tin and ninety percent lead by weight.
- 3. The process of claim 3 in which the prebaking is done with the surface mount integrated circuit devices on the circuit board in their proper positions for soldering to the board.
- 4. The process of claim 2 in which the prebaking takes place at a temperature of approximately one hundred five degrees centigrade.
- 5. The process of claim 4 in which the prebaking lasts for approximately one to four hours.
Parent Case Info
This is a division, of application Ser. No. 07/134,394, filed 12/17/87 U.S. Pat. No. 4865654.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4373974 |
Barajas |
Feb 1983 |
|
4509994 |
Barajas |
Apr 1985 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
134394 |
Dec 1987 |
|