Claims
- 1. A semiconductor device comprising an oxide film formed on a surface of a semiconductor substrate and forming an interface therewith, a population of deuterium complexing with trap sites existing at the interface and within the oxide film, and a barrier film layer disposed over the oxide film, the barrier film layer including a composite structure of a TiN film formed over a further film, being impervious to deuterium and forming a continuous cover over the oxide film.
- 2. The semiconductor device as in claim 1, wherein the semiconductor substrate comprises a silicon wafer.
- 3. The semiconductor device as in claim 1, further comprising the barrier film layer further disposed on a substrate surface region and being sintered to the substrate surface region.
- 4. The semiconductor device as in claim 1, wherein the further film comprises a metal film.
- 5. The semiconductor device as in claim 1, wherein the further film comprises a Ti film.
- 6. The semiconductor device as in claim 1, wherein the further film includes at least one of titanium, tantalum nitride, tungsten nitride, and titanium nitride.
- 7. The semiconductor device as in claim 1, wherein the oxide film is formed over a channel region formed within the semiconductor substrate.
- 8. A semiconductor integrated circuit including the semiconductor device as in claim 1.
- 9. A semiconductor device comprising a silicon substrate having a surface, a channel region formed within the silicon substrate, an oxide film conterminous with the channel region and forming an interface region therewith, a polysilicon film formed over the oxide film, a dielectric film formed over the polysilicon film, a barrier film layer formed over the dielectric film and forming a continuous cover over the oxide film, the polysilicon film, and the dielectric film, the barrier film layer including a composite structure of a TiN film formed over a further film and being impervious to deuterium, and a population of deuterium complexing with a plurality of trap sites existing within the oxide film and the interface region.
- 10. The semiconductor device as in claim 9, wherein the further film comprises a Ti film.
- 11. The semiconductor device as in claim 9, wherein the trap sites comprise at least one of impurities and incomplete bonds.
- 12. A semiconductor integrated circuit including the semiconductor device as in claim 9.
- 13. The semiconductor device as in claim 9, wherein the further film includes at least one of titanium, tantalum nitride, tungsten nitride, and titanium nitride.
- 14. The semiconductor device as in claim 9, further comprising the barrier film layer further disposed on a substrate surface region and being sintered to the substrate surface region.
RELATED APPLICATIONS
This application claims priority of U.S. Provisional Application Ser. No. 60/115,881, inventors Sundar S. Chetlur, Pradip K. Roy, Anthony S. Oates, Sidhartha Sen, and Jonathan Z-N. Zhou, entitled A 3-STEP PASSIVATION-DEPASSIVATION-PASSIVATION D2 ANNEALING PROCESS FOR HOT CARRIER IMMUNITY AND TRANSISTOR MATCHING, filed on Jan. 14, 1999.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
I.C. Kizilyalli et al., Deuterium Post-Metal Annealing of MOSFET's for Improved Hot Carrier Reliability, Mar. 1997, IEEE Electron Device Letters, vol. 18, No. 3, pp. 81-83. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/115881 |
Jan 1999 |
US |