Claims
- 1. A system embodied within an integrated circuit for non-destructive readout of a mask layer revision used to produce the integrated circuit, said system comprising:
- a plurality of devices formed in a portion of a semiconductor substrate, each of said plurality of devices includes a plurality of series connected programmable circuits and each programmable circuit is arranged on a distinct layer from a plurality of layers lithography formed on said semiconductor substrate;
- each of said plurality of devices is connected to receive a fixed logic level and to produce a programmed logic level, wherein a logic value of the programmed logic level is dissimilar to a logic value of the fixed logic level during times in which an odd number of said plurality of series connected programmable circuits are reconfigured in accordance with respective revisions to said layers; and
- a parallel load register coupled to receive said plurality of devices and, upon further receipt of a clocking input, to read out a revision code corresponding to a revision of said layers.
- 2. The system as recited in claim 1, further comprising an integrated circuit package for hermetically sealing said integrated circuit therein, said integrated circuit package having a pin extending from said package and electrically connected to receive said revision code.
- 3. The system as recited in claim 1, wherein said logic value of the fixed logic level is substantially equal to a ground potential and the programmed logic level is substantially equal to a power potential, wherein the power potential is at a voltage value exceeding said ground potential.
- 4. The system as recited in claim 1, wherein, during times in which an even number of said plurality of series connected programmable circuits are reconfigured, said logic value of the fixed logic level and the programmed logic level is substantially equal to a ground potential.
- 5. The system as recited in claim 1, wherein said revision code comprises a binary code containing a plurality of bits, each bit corresponds to the programmed logic level of respective each said device.
Parent Case Info
This is a Division of application Ser. No. 08/311,216, filed Sep. 23, 1994, now U.S. Pat. No. 5,644,144.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5260597 |
Orbach et al. |
Nov 1993 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
311216 |
Sep 1994 |
|