Claims
- 1. A device comprising:
a substrate; an isolation structure in the substrate; an active device structure; a dielectric layer over the active device structure; and a metal interconnect layer over the dielectric layer; wherein at least one of the isolation structure and the dielectric layer comprise a material exhibiting a dielectric constant less than 3.5.
- 2. The device of claim 1, wherein the substrate is selected from silicon, gallium arsenide, and silicon-on-insulator.
- 3. The device of claim 1, wherein the active device structure comprises a gate conductor, a gate dielectric, and a gate junction.
- 4. The device of claim 1, wherein the material exhibits a dielectric constant less than 3.0.
- 5. The device of claim 1, wherein the material exhibiting a dielectric constant less than 3.5 comprises a material exhibiting 10 to 90 vol. % porosity.
- 6. The device of claim 5, wherein the material exhibits 10 to 60 vol. % porosity.
- 7. The device of claim 5, wherein the material is selected from ceramics, thermosetting polymers, and carbon materials.
- 8. The device of claim 7, wherein the material is silica.
- 9. The device of claim 5, wherein the material exhibits an average pore size less than 25 nm.
- 10. The device of claim 1, wherein the material exhibiting a dielectric constant less than 3.5 comprises nanoporous silica.
- 11. The device of claim 10, wherein the nanoporous silica exhibits 10 to 60 vol. % porosity.
- 12. The device of claim 10, wherein the nanoporous silica exhibits an average pore size less than 25 nm.
- 13. The device of claim 1, wherein the isolation structure and the dielectric layer comprise a material exhibiting a dielectric constant less than 3.5.
- 14. The device of claim 2, wherein the device further comprises one or more insulating spacers on the substrate, the one or more spacers comprising a material exhibiting a dielectric constant less than 3.5.
- 15. The device of claim 13, wherein the device further comprises one or more insulating spacers on the substrate, the one or more spacers comprising a material exhibiting a dielectric constant less than 3.5.
- 16. A device comprising a metal-oxide-silicon field effect transistor that comprises a front-end structure comprising a dielectric material exhibiting a dielectric constant less than 3.5.
- 17. The device of claim 16, wherein the dielectric material exhibits a dielectric constant less than 3.0.
- 18. The device of claim 16, wherein the dielectric material comprises a nanoporous silica.
- 19. The device of claim 18, wherein the nanoporous silica exhibits an average pore size less than 25 nm.
- 20. A device comprising:
a substrate; an isolation structure in the substrate; an active device structure comprising a gate conductor, a gate dielectric, a gate junction; one or more insulating spacers located adjacent the active device structure; a dielectric layer over the active device structure; and a metal interconnect layer over the dielectric layer; wherein at least one of the isolation structure, the dielectric layer, and the one or more insulating spacers, comprise a material exhibiting a dielectric constant less than 3.5.
- 21. The device of claim 20, wherein the substrate is selected from silicon, gallium arsenide, and silicon-on-insulator.
- 22. The device of claim 20, wherein the dielectric material exhibits a dielectric constant less than 3.0.
- 23. The device of claim 20, wherein the dielectric material comprises a nanoporous silica.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims priority of Provisional Application Ser. No. 60/117242, which was filed Jan. 26, 1999.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60117242 |
Jan 1999 |
US |