| “Area-Efficient Layout Design for CMOS Output Transistors”, M.D. Ker et al., IEEE Transactions on Electron Devices, vol. 44, No. 4, Apr. 1977, pp. 635-645. |
| “ESD Protection for Output Pad with Well-Coupled Field-Oxide Device in 0.5-um CMOS Technology”, C.N. Wu et al., IEEE Transactions on Electron Devices, vol. 44, No. 3, Mar. 1997, pp. 503-505. |
| “The Behavior of Very High Current Density Power MOSFET's”, J. Evans et al., IEEE Transactions on Electron Devices, vol. 44, No. 7, Jul. 1997, pp. 1148-1153. |