The embodiments of the present invention relate generally to the field of integrated circuits and, in particular, to circuits with a trench capacitor having micro-roughened semiconductor surfaces and methods for forming the same.
Electronic systems, such as microprocessor based computers, typically operate on data that is stored in electronic form in a memory device. The memory device stores the data at specified voltage levels in an array of cells. Conventionally, the voltage levels represent that the data is either a logical “1” or a logical “0.” In dynamic random access memory (DRAM) devices, for example, the cells store the data as a charge on a capacitor. When the data is read from the memory device, sense amplifiers detect the level of charge stored on a particular capacitor so as to produce a logical “1” or a logical “0” output based on the stored charge.
As the size of memory devices decreases, the capacitor in each cell covers a smaller surface area or footprint on the substrate, chip or wafer. If the structure of the capacitor is left unchanged, these smaller capacitors cannot store as much charge because the storage capacity of a typical capacitor is proportional to the size of its storage electrodes. Unfortunately, at some point, the capacitors become too small to store sufficient charge and sense amplifiers in the memory device are unable to differentiate between charge due to noise and the charge due to data stored in the cell. This can lead to errors in the output of a memory device making the memory device useless in the electronic system.
Conventionally, memory manufacturers have used one of two types of capacitors in DRAM devices. First, many manufacturers use “stacked” capacitors to store data for the memory cell. Stacked capacitors are typically formed from polysilicon and are positioned above the conventional working surface of the semiconductor chip or wafer on which the memory device is formed. A contact couples the capacitor to a transistor in the memory cell. Some manufacturers use “tench” capacitors instead of stacked capacitors. Trench capacitors are typically formed in a trench in the semiconductor wafer or chip. The trench is filled with polysilicon that acts as one plate of the capacitor. In this case, the semiconductor wafer or chip acts as the second plate of the capacitor.
Designers have experimented with various configurations of capacitors, both stacked and trench, to maintain the capacitance as the footprint available for the capacitor decreases. In the area of stacked capacitors, designers have used texturization, stacked V-shaped plates and other shaped plates to increase the surface area of the plates without increasing the footprint of the capacitor. For example, designers have developed techniques to produce hemispherical grains on the surface of one polysilicon plate of the stacked capacitor. This roughly doubles the storage capacity of the capacitor. Researchers have also described techniques for further increasing the surface area of the polysilicon plate, and thus the storage capacity of the capacitor, by using phosphoric acid to create pores in the polysilicon plate. See, Watanabe, A Novel Stacked Capacitor with Porous-Si Electrodes for High Density DRAMs, Symposium on VLSI Technology, pp. 17-18, 1993. With this technique, it is claimed that a 3.4 times increase in capacitance can be achieved.
One problem with the use of stacked capacitors is their positioning above the surface of the substrate. This positioning can interfere with the proper functioning of the equipment used to fabricate other parts of a larger circuit.
Conventionally, as the footprint available for trench capacitors has decreased, the manufacturers have used deeper trenches to maintain sufficient storage capacity of the trench capacitor. IBM has developed another technique in an attempt to maintain sufficient storage capacity as the footprint of the trench capacitor decreases. This technique uses an anodic etch to create pores in the single crystalline silicon in the trench of the trench capacitor. See, U.S. Pat. No. 5,508,542 (the '542 Patent). One problem with this technique is the lack of control over the distribution of the pores in the surface of the single crystalline silicon. Thus, the '542 Patent does not provide a technique that can be used reliably for large scale production of memory devices.
For the reasons stated above, and for other reasons stated below which will become apparent to those skilled in the art upon reading and understanding the present specification, there is a need in the art for a realizable trench capacitor with increased surface area compared to prior art capacitors for use in high-density circuits such as dynamic random access memories.
In the following detailed description of the preferred embodiments, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific illustrative embodiments in which the embodiments of the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the embodiments of the invention, and it is to be understood that other embodiments may be utilized and that logical, mechanical and electrical changes may be made without departing from the spirit and scope of the present invention. The following detailed description is, therefore, not to be taken in a limiting sense.
In the following description, the terms wafer and substrate are interchangeably used to refer generally to any structure on which integrated circuits are formed, and also to such structures during various stages of integrated circuit fabrication. Both terms include doped and undoped semiconductors, epitaxial layers of a semiconductor on a supporting semiconductor or insulating material, combinations of such layers, as well as other such structures that are known in the art.
The term “horizontal” as used in this application is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate. The term “vertical” refers to a direction perpendicular to the horizontal as defined above. Prepositions, such as “on”, “side” (as in “sidewall”), “higher”, “lower”, “over” and “under” are defined with respect to the conventional plane or surface being on the top surface of the wafer or substrate, regardless of the orientation of the wafer or substrate.
Word line 112 passes body region 108 of access transistor 111 in isolation trench 114. Word line 112 is separated from body region 108 of access transistor 111 by gate oxide 116 such that the portion of word line 112 adjacent to body region 108 operates as a gate for access transistor 111. Word line 112 may comprise, for example, N+poly-silicon material that is deposited in isolation trench 114. Cell 102D is coupled in a column with cell 102A by bit line 118.
Memory cell 102D also includes storage capacitor 119 for storing data in the cell. A first plate 110 of capacitor 119 for memory cell 102D is integral with second source/drain region 110 of access transistor 111. Thus, memory cell 102D may be more easily realizable when compared to conventional vertical transistors since there is no need for a contact between second source/drain region 110 and capacitor 119. Surface 117 of second source/drain region 110 comprises a “micro-roughened” surface. This micro-roughened surface is formed by coating second source/drain region 110 with poly-silicon and treating the poly-silicon so as to form pores in surface 117. This increases the surface area of second source/drain region 110 and, thus, increases the capacitance of capacitor 119. The pores in surface 117 can be formed, for example, using the etching techniques described below.
Second plate 120 of capacitor 119 is common to all of the capacitors of array 100. Second plate 120 comprises a mesh or grid of n+poly-silicon formed in deep trenches that surrounds at least a portion of second source/drain region 110 of each pillars 104 in memory cells 102A through 102D. Second plate 120 is grounded by contact with substrate 101 underneath the trenches. Second plate 120 is separated from source/drain region 110 by gate insulator 122.
The silicon pillar structure of a vertical transistor of array 200 may be formed using, for example, the techniques shown and described with respect to
Once the basic silicon pillar structure is in place, surface 209 of first source/drain region 206 is roughened. Initially, nitride layer 212 (Si3N4) is deposited on silicon pillars 202 and 204. Optionally, nitride pad 213 is also deposited in trench 214 to protect the bottom of trench 214 during subsequent processing steps. For example, nitride pad 213 may be used when an SOI structure is used and the bottom of trench 214 is an insulator such as an oxide.
Trench 214 is filled with an oxide such that the entire structure of array 200 is covered. The oxide material outside of trench 214 is removed by, for example, chemical/mechanical polishing down to nitride layer 212. The oxide is further recessed into trench 214 to form oxide layer 216 as shown. Nitride masking layer 218 (Si3N4) is next deposited to protect body region 208 and second source drain region 210 during the formation of a micro-roughened surface. It is noted that masking layer 218 can be formed of any other material that can withstand a 6% aqueous solution of hydrofluoric acid (HF) or other etchant used to form a micro-roughened surface on first source/drain region 206.
As shown in
Surface 221 of layer 220 is next roughened to provide increased surface area for the trench capacitors of array 200. Surface 221 can be roughened in at least two different ways. First, layer 220 can be etched in a solution containing phosphoric acid (H3PO4). This forms micro-roughened surface 222 on polysilicon layer 220 in trench 214 as shown in
Alternatively, an anodic etch can be used to form the micro-roughened surface on layer 220.
In this example, illumination equipment 236 is also included because the surface to be roughened is n-type semiconductor material. When p-type semiconductor material is used, the illumination equipment is not required. Illumination equipment 236 assures that there is a sufficient concentration of holes in layer 220 as required by the anodic etching process. Illumination equipment 236 includes lamp 238, IR filter 240, and lens 242. Illumination equipment 236 focuses light on surface 246 of semiconductor wafer 201.
In operation, layer 220 provides a high density of nucleation sites that are used by the anodic etch to roughen the surface of layer 220. Voltage source 234 is turned on and provides a voltage across positive and negative electrodes 230 and 232. Etching current flows from positive electrode 230 to surface 245. This current forms pores in surface 221 of layer 220. Further, illumination equipment illuminates surface 246 of semiconductor wafer 201 so as to assure a sufficient concentration of holes for the anodic etching process. The anodic etching process produces a porous or roughened surface 222 on layer 220 as shown in
The size and shape of the pores in layer 220 depends on, for example, the anodization parameters such as HF concentration, current density, and light illumination. The spatial structure of the pores reflects the available paths for the etching current to flow from surface 245 to positive electrode 230. By adjusting the anodic etching parameters, the approximate diameter of the pores can be controlled with typically the smallest pore diameter on the order of 2 nanometers.
Array 200 is completed using, for example, the techniques described in the applications incorporated by reference above.
Memory cell 600 also includes trench capacitor 614. Substrate 616 forms a first plate of trench capacitor 614. Surface 618 of substrate 616 in trench 620 is formed with a micro-roughened surface using, for example, one of the techniques described above by depositing and etching a polysilicon layer in trench 620. Trench capacitor 614 also includes dielectric layer 622 that separates surface 618 from second plate 624. Second plate 624 comprises, for example, poly-silicon. Substrate 616 comprises single crystal silicon. A layer of polysilicon material is deposited on a surface of the single crystal silicon of substrate 616 in forming micro-roughened surface 618. Second plate 624 of trench capacitor 614 is coupled to second source/drain region 608 by polysilicon strap 630.
In the example of
Memory cell 600 is included in an array of similar memory cells to store and retrieve data using conventional techniques.
Word line decoder 714 includes word line drivers that are coupled to word lines of array 710. Sense amplifier 711 is coupled to bit line decoder 712. Bit line decoder 712 and word line decoder 714 are coupled to address lines 706. Bit line decoder 712 is coupled to I/O circuit 716. I/O circuit 716 is coupled to I/O lines 708. Control circuit 718 is coupled to control lines 704, sense amplifier 711, word line decoder 714, bit line decoder 712, and I/O circuit 716.
In operation, electronic system 702 provides signals on address lines 706 and control lines 704 when data is to be read from or written to a cell of array 710. Word line decoder 714 determines the word line of a selected cell of array 710 using the address provided on address lines 706. Further, bit line decoder 712 determines the bit line of the selected cell of array 710. In a read operation, sense amplifier 711 detects the value stored in the selected cell based on bit lines of array 710. Sense amplifier 711 provides this voltage to I/O circuit 716 which, in turn, passes data to electronic system 702 over I/O lines 708. In a write operation, I/O circuit 716 passes data from I/O lines 708 to sense amplifier 711 for storage in the selected cell of array 710.
Some embodiments of the invention include a trench capacitor with increased surface area is described which is formed by depositing a layer of polysilicon in a trench in a semiconductor substrate and etching the polysilicon to produce a porous surface for the trench capacitor.
In an embodiments, a method for forming a trench capacitor is described. The method includes forming a trench in a semiconductor substrate. A conformal layer of semiconductor material is deposited in the trench. The surface of the conformal layer of semiconductor material is roughened. An insulator layer is formed outwardly from the roughened, conformal layer of semiconductor material. A polycrystalline semiconductor plate is formed outwardly from the insulator layer in the trench.
In another embodiment, a method for forming a memory cell with a trench capacitor is provided. The method includes forming a transistor including first and second source/drain regions, a body region and a gate in a layer of semiconductor material on a substrate. Further, a trench is formed in the layer of semiconductor material and a conformal layer of semiconductor material is formed in the trench. The surface of the conformal layer of semiconductor material is roughened and an insulator layer is formed outwardly from the roughened, conformal layer of semiconductor material. A polycrystalline semiconductor plate is formed outwardly from the insulator layer in the trench such that the polycrystalline semiconductor plate forms one of the plates of the trench capacitor. The trench capacitor is coupled to one of the first source/drain regions of the transistor.
In another embodiment, a memory cell is provided. The memory cell includes a lateral transistor formed in a layer of semiconductor material outwardly from a substrate. The transistor includes a first source/drain region, a body region and a second source/drain region. A trench capacitor is formed in a trench and coupled to the first source/drain region. The trench capacitor includes a polycrystalline semiconductor plate formed in the trench that is coupled to the first source/drain region. The trench capacitor also includes a second plate formed by the substrate with a surface of the substrate in the trench roughened by etching a polycrystalline semiconductor material on the surface of the substrate. The trench capacitor also includes an insulator layer that separates the polycrystalline semiconductor plate from the roughened surface of the substrate.
In another embodiment, a memory cell is provided. The memory cell includes a vertical transistor that is formed outwardly from a substrate. The transistor includes a first source/drain region, a body region and a second source/drain region that are vertically aligned. A surface of the first source/drain region is roughened by etching a polycrystalline semiconductor material on a surface of the first source/drain region. A trench capacitor is also included. The trench capacitor includes a plate that is formed in a trench that surrounds the roughened surface of the first source/drain region of the transistor.
In another embodiment, a memory device is provided. The memory device includes an array of memory cells. Each memory cell includes an access transistor that is coupled to a trench capacitor. A first plate of the trench capacitor includes a micro-roughened surface of porous polysilicon. A second plate of the trench capacitor is disposed adjacent to the first plate. A number of bit lines are each selectively coupled to a number of the memory cells at a first source/drain region of the access transistor. A number of word lines are disposed substantially orthogonal to the bit lines and are coupled to gates of a number of access transistors. A row decoder is coupled to the word lines and a column decoder is coupled to the bit lines so as to selectively access the cells of the array.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement which is calculated to achieve the same purpose may be substituted for the specific embodiment shown. This application is intended to cover any adaptations or variations of the embodiments of the invention. For example, the techniques for forming roughened surfaces can be applied to p-type vertical transistors. In this case, when an anodic etch is used, no light source is needed to create the roughened texture on the surface of the p-type semiconductor material. Semiconductor materials other than silicon can be used. Further, the conductivity type of the semiconductor material can be altered without departing from the teachings of the embodiments of the invention.
This application is a Continuation of U.S. application Ser. No. 09/467,992, filed Dec. 20, 1999 now U.S. Pat. No. 7,084,451, which is a Divisional of U.S. application Ser. No. 09/010,729, filed Jan. 22, 1998, now U.S. Pat. No. 6,025,225, both of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
3657575 | Taniguchi et al. | Apr 1972 | A |
3806741 | Smith | Apr 1974 | A |
3931617 | Russell | Jan 1976 | A |
4020364 | Kuijk | Apr 1977 | A |
4051354 | Choate | Sep 1977 | A |
4252579 | Ho et al. | Feb 1981 | A |
4313106 | Hsu | Jan 1982 | A |
4402044 | McDonough et al. | Aug 1983 | A |
4570176 | Kolwicz | Feb 1986 | A |
4604162 | Sobczak | Aug 1986 | A |
4617649 | Kyomasu et al. | Oct 1986 | A |
4630088 | Ogura et al. | Dec 1986 | A |
4663831 | Birrittella et al. | May 1987 | A |
4673962 | Chatterjee et al. | Jun 1987 | A |
4677589 | Haskell et al. | Jun 1987 | A |
4701423 | Szluk | Oct 1987 | A |
4716314 | Mulder et al. | Dec 1987 | A |
4740826 | Chatterjee | Apr 1988 | A |
4761385 | Pfiester | Aug 1988 | A |
4761768 | Turner et al. | Aug 1988 | A |
4766569 | Turner et al. | Aug 1988 | A |
4845537 | Nishimura et al. | Jul 1989 | A |
4888735 | Lee et al. | Dec 1989 | A |
4906590 | Kanetaki et al. | Mar 1990 | A |
4920065 | Chin et al. | Apr 1990 | A |
4920389 | Itoh | Apr 1990 | A |
4920515 | Obata | Apr 1990 | A |
4929988 | Yoshikawa | May 1990 | A |
4949138 | Nishimura | Aug 1990 | A |
4958318 | Harari | Sep 1990 | A |
4965651 | Wagner | Oct 1990 | A |
4987089 | Roberts | Jan 1991 | A |
5001526 | Gotou | Mar 1991 | A |
5006909 | Kosa | Apr 1991 | A |
5010386 | Groover, III | Apr 1991 | A |
5017504 | Nishimura et al. | May 1991 | A |
5021355 | Dhong et al. | Jun 1991 | A |
5028977 | Kenneth et al. | Jul 1991 | A |
5057896 | Gotou | Oct 1991 | A |
5072269 | Hieda | Dec 1991 | A |
5083047 | Horie et al. | Jan 1992 | A |
5087581 | Rodder | Feb 1992 | A |
5102817 | Chatterjee et al. | Apr 1992 | A |
5107459 | Chu et al. | Apr 1992 | A |
5110752 | Lu | May 1992 | A |
5128831 | Fox, III et al. | Jul 1992 | A |
5140388 | Bartelink | Aug 1992 | A |
5156987 | Sandhu et al. | Oct 1992 | A |
5177028 | Manning | Jan 1993 | A |
5177576 | Kimura et al. | Jan 1993 | A |
5181089 | Matsuo et al. | Jan 1993 | A |
5191509 | Wen | Mar 1993 | A |
5202278 | Mathews et al. | Apr 1993 | A |
5208657 | Chatterjee et al. | May 1993 | A |
5216266 | Ozaki | Jun 1993 | A |
5220530 | Itoh | Jun 1993 | A |
5221867 | Mitra et al. | Jun 1993 | A |
5223081 | Doan | Jun 1993 | A |
5266514 | Tuan et al. | Nov 1993 | A |
5276343 | Kumagai et al. | Jan 1994 | A |
5292676 | Manning | Mar 1994 | A |
5308782 | Mazure et al. | May 1994 | A |
5316962 | Matsuo et al. | May 1994 | A |
5320880 | Sandhu et al. | Jun 1994 | A |
5327380 | Kersh, III et al. | Jul 1994 | A |
5329481 | Seevinck et al. | Jul 1994 | A |
5341331 | Jeon | Aug 1994 | A |
5363325 | Sunouchi et al. | Nov 1994 | A |
5365477 | Cooper, Jr. et al. | Nov 1994 | A |
5376575 | Kim et al. | Dec 1994 | A |
5378914 | Ohzu et al. | Jan 1995 | A |
5379255 | Shah | Jan 1995 | A |
5382540 | Sharma et al. | Jan 1995 | A |
5385853 | Mohammad | Jan 1995 | A |
5385854 | Batra et al. | Jan 1995 | A |
5391911 | Beyer et al. | Feb 1995 | A |
5392245 | Manning | Feb 1995 | A |
5393704 | Huang et al. | Feb 1995 | A |
5396093 | Lu | Mar 1995 | A |
5396452 | Wahlstrom | Mar 1995 | A |
5402012 | Thomas | Mar 1995 | A |
5409563 | Cathey | Apr 1995 | A |
5410169 | Yamamoto et al. | Apr 1995 | A |
5414287 | Hong | May 1995 | A |
5414288 | Fitch et al. | May 1995 | A |
5416350 | Watanabe | May 1995 | A |
5416736 | Kosa et al. | May 1995 | A |
5422296 | Lage | Jun 1995 | A |
5422499 | Manning | Jun 1995 | A |
5427972 | Shimizu et al. | Jun 1995 | A |
5429955 | Joyner et al. | Jul 1995 | A |
5432739 | Pein | Jul 1995 | A |
5438009 | Yang et al. | Aug 1995 | A |
5440158 | Sung-Mu | Aug 1995 | A |
5443992 | Risch et al. | Aug 1995 | A |
5445986 | Hirota | Aug 1995 | A |
5451538 | Fitch et al. | Sep 1995 | A |
5451889 | Heim et al. | Sep 1995 | A |
5460316 | Hefele | Oct 1995 | A |
5460988 | Hong | Oct 1995 | A |
5466625 | Hsieh et al. | Nov 1995 | A |
5483094 | Sharma et al. | Jan 1996 | A |
5483487 | Sung-Mu | Jan 1996 | A |
5492853 | Jeng et al. | Feb 1996 | A |
5495441 | Hong | Feb 1996 | A |
5497017 | Gonzales | Mar 1996 | A |
5502629 | Ito et al. | Mar 1996 | A |
5504357 | Kim et al. | Apr 1996 | A |
5508219 | Bronner et al. | Apr 1996 | A |
5508542 | Geiss et al. | Apr 1996 | A |
5519236 | Ozaki | May 1996 | A |
5528062 | Hsieh et al. | Jun 1996 | A |
5528173 | Merritt et al. | Jun 1996 | A |
5563083 | Pein | Oct 1996 | A |
5574299 | Kim | Nov 1996 | A |
5576238 | Fu | Nov 1996 | A |
5581101 | Ning et al. | Dec 1996 | A |
5593912 | Rajeevakumar | Jan 1997 | A |
5612559 | Park et al. | Mar 1997 | A |
5616934 | Dennison et al. | Apr 1997 | A |
5627097 | Venkatesan et al. | May 1997 | A |
5627390 | Maeda et al. | May 1997 | A |
5637898 | Baliga | Jun 1997 | A |
5640342 | Gonzalez | Jun 1997 | A |
5640350 | Iga | Jun 1997 | A |
5641545 | Sandhu | Jun 1997 | A |
5644540 | Manning | Jul 1997 | A |
5646900 | Tsukude et al. | Jul 1997 | A |
5674769 | Alsmeier et al. | Oct 1997 | A |
5691230 | Forbes | Nov 1997 | A |
5696011 | Yamazaki et al. | Dec 1997 | A |
5705415 | Orlowski et al. | Jan 1998 | A |
5707885 | Lim | Jan 1998 | A |
5714793 | Cartagena et al. | Feb 1998 | A |
5719409 | Singh et al. | Feb 1998 | A |
5731609 | Hamamoto et al. | Mar 1998 | A |
5753947 | Gonzalez | May 1998 | A |
5760434 | Zahurak et al. | Jun 1998 | A |
5780888 | Maeda et al. | Jul 1998 | A |
5789967 | Katoh | Aug 1998 | A |
5801413 | Pan | Sep 1998 | A |
5818084 | Williams et al. | Oct 1998 | A |
5821578 | Shimoji | Oct 1998 | A |
5821796 | Yaklin et al. | Oct 1998 | A |
5827765 | Stengl et al. | Oct 1998 | A |
5834814 | Ito | Nov 1998 | A |
5852375 | Byrne et al. | Dec 1998 | A |
5864158 | Liu et al. | Jan 1999 | A |
5874760 | Burns, Jr. et al. | Feb 1999 | A |
5877061 | Halle et al. | Mar 1999 | A |
5879971 | Witek | Mar 1999 | A |
5907170 | Forbes et al. | May 1999 | A |
5909400 | Bertin et al. | Jun 1999 | A |
5909618 | Forbes et al. | Jun 1999 | A |
5914511 | Noble et al. | Jun 1999 | A |
5917342 | Okamura | Jun 1999 | A |
5920088 | Augusto | Jul 1999 | A |
5926412 | Evans, Jr. et al. | Jul 1999 | A |
5933717 | Hause et al. | Aug 1999 | A |
5936274 | Forbes et al. | Aug 1999 | A |
5943267 | Sekariapuram et al. | Aug 1999 | A |
5946472 | Graves et al. | Aug 1999 | A |
5963469 | Forbes | Oct 1999 | A |
5973352 | Noble | Oct 1999 | A |
5973356 | Noble et al. | Oct 1999 | A |
5981995 | Selcuk | Nov 1999 | A |
5990509 | Burns, Jr. et al. | Nov 1999 | A |
5991225 | Forbes et al. | Nov 1999 | A |
5998820 | Chi et al. | Dec 1999 | A |
6006166 | Meyer | Dec 1999 | A |
6006869 | Rancourt et al. | Dec 1999 | A |
6016268 | Worley | Jan 2000 | A |
6025225 | Forbes et al. | Feb 2000 | A |
6040210 | Burns, Jr. et al. | Mar 2000 | A |
6040218 | Lam | Mar 2000 | A |
6040716 | Bosshart | Mar 2000 | A |
6043527 | Forbes | Mar 2000 | A |
6066869 | Noble et al. | May 2000 | A |
6072209 | Noble et al. | Jun 2000 | A |
6100123 | Bracchitta et al. | Aug 2000 | A |
6121084 | Coursey | Sep 2000 | A |
6134175 | Forbes et al. | Oct 2000 | A |
6143636 | Forbes et al. | Nov 2000 | A |
6150687 | Noble et al. | Nov 2000 | A |
6153468 | Forbes et al. | Nov 2000 | A |
6156604 | Forbes et al. | Dec 2000 | A |
6156607 | Noble et al. | Dec 2000 | A |
6165836 | Forbes et al. | Dec 2000 | A |
6172391 | Goebel | Jan 2001 | B1 |
6172535 | Hopkins | Jan 2001 | B1 |
6181121 | Kirkland et al. | Jan 2001 | B1 |
6181196 | Nguyen | Jan 2001 | B1 |
6208164 | Noble et al. | Mar 2001 | B1 |
6221788 | Kobayashi et al. | Apr 2001 | B1 |
6238976 | Noble et al. | May 2001 | B1 |
6242775 | Noble | Jun 2001 | B1 |
6255708 | Sudharsanan et al. | Jul 2001 | B1 |
6275071 | Ye et al. | Aug 2001 | B1 |
6304123 | Bosshart | Oct 2001 | B1 |
6316960 | Ye | Nov 2001 | B2 |
6323719 | Chang et al. | Nov 2001 | B1 |
6399979 | Noble et al. | Jun 2002 | B1 |
6433382 | Orlowski et al. | Aug 2002 | B1 |
6498065 | Forbes et al. | Dec 2002 | B1 |
6528837 | Forbes et al. | Mar 2003 | B2 |
6764901 | Noble | Jul 2004 | B2 |
6812516 | Noble, Jr. et al. | Nov 2004 | B2 |
7049196 | Noble | May 2006 | B2 |
7057223 | Noble et al. | Jun 2006 | B2 |
7084451 | Forbes et al. | Aug 2006 | B2 |
7223678 | Noble et al. | May 2007 | B2 |
20040235243 | Noble et al. | Nov 2004 | A1 |
20060003525 | Noble et al. | Jan 2006 | A1 |
20060255397 | Noble et al. | Nov 2006 | A1 |
20060258096 | Noble et al. | Nov 2006 | A1 |
20070069281 | Noble et al. | Mar 2007 | A1 |
Number | Date | Country |
---|---|---|
0198590 | Oct 1986 | EP |
61-140170 | Jun 1986 | JP |
63-066963 | Mar 1988 | JP |
63066963 | Mar 1988 | JP |
02-277315 | Nov 1990 | JP |
5226661 | Sep 1993 | JP |
11-135757 | May 1999 | JP |
2000-164883 | Jun 2000 | JP |
Number | Date | Country | |
---|---|---|---|
20060249777 A1 | Nov 2006 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09010729 | Jan 1998 | US |
Child | 09467992 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09467992 | Dec 1999 | US |
Child | 11484541 | US |