Claims
- 1. A semiconductor device comprising:
- (a) a GaAs substrate doped with Sn to a concentration on the order of 10.sup.18 cm.sup.-3 ;
- (b) an ohmic contact disposed on a major surface of said substrate;
- (c) a GaAs epitaxial layer about 1500A thick disposed on an opposite major surface of said substrate and being doped with Sn to a concentration with abruptly changes from about 10.sup.18 cm.sup.-3 at the interface with said substrate to the order of 10.sup.16 cm.sup.-3 in said epitaxial layer and decreases with distance from said interface to the free surface of said layer;
- (d) a passivating layer disposed on said free surface and having an aperture therein to expose a portion of said epitaxial layer;
- (e) a depression in said epitaxial layer underneath said aperture extending under at least a portion of said passivating layer, said depression having a generally curved profile including peripheral curved portions which intersect said free surface and a central portion having a depth of about 400A which joins said peripheral portions, the distance between said central portion of said depression and said interface being sufficiently small to allow voltage punch-through under conditions of reverse bias, the carrier concentration in said epitaxial layer decreasing from about 4.times.10.sup.16 cm.sup.-3 at a depth of about 400A from said free surface to about 3.times.10.sup.16 cm.sup.-3 at said free surface, the carrier concentration near said free surface being sufficiently small to prevent breakdown at the intersection of said curved portions with said free surface under conditions of reverse bias, and
- the curved shape of said depression and the carrier concentration being mutually adapted to confine reverse bias breakdown to said central portion of said depression; and
- (f) a metal filling said depression and forming a Schottky barrier contact with said epitaxial layer.
Parent Case Info
This is a division, of application Ser. No. 770,014 filed Feb. 18, 1977 now U.S. Pat. No. 4,108,738 issued on Aug. 22, 1978.
US Referenced Citations (6)
Non-Patent Literature Citations (3)
Entry |
R. Warner et al., "Integrated Circuits-Design Prin. and Fab.," McGraw-Hill, 1965, Motorola, TK7870M63, p. 73. |
P. Stiles et al., "Schottky Barrier Diode," IBM Tech. Discl. Bull., vol. 11, #1, Jun. 1968, p. 20. |
S. Magdo et al., "High-Speed Epitaxial Field-Effect Devices," IBM Tech. Discl. Bull., vol. 14, #3, Aug. 1971, p. 751. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
770014 |
Feb 1977 |
|