This invention relates generally to semiconductor devices, and particularly to structures and formation methods of Fin field-effect transistors (FinFETs).
With the increasing downscaling of integrated circuits and increasingly higher requirements for integrated circuits, transistors need to have higher drive currents with increasingly smaller dimensions. Fin field-effect transistors (FinFETs) were thus developed.
The structure shown in
The structure shown in
Besides the above-discussed issues, on a same semiconductor chip, FinFETs having different fin heights may be needed.
What is needed in the art, therefore, is formation methods and structures thereof that incorporate FinFETs to take advantage of the benefits associated with the increased drive currents while at the same time overcoming the deficiencies of the prior art.
In accordance with one embodiment of the present invention, a semiconductor structure includes a semiconductor substrate having a first portion and a second portion. A first Fin field-effect transistor (FinFET) is formed over the first portion of the semiconductor substrate, wherein the first FinFET includes a first fin having a first fin height. A second FinFET is formed over the second portion of the semiconductor substrate, wherein the second FinFET includes a second fin having a second fin height different from the first fin height. A top surface of the first fin is substantially level with a top surface of the second fin. A punch-through stopper is underlying and adjoining the first FinFET, wherein the punch-through stopper isolates the first fin from the first portion of the semiconductor substrate.
In accordance with another embodiment of the present invention, a semiconductor structure includes a semiconductor substrate; a first shallow trench isolation (STI) region over the semiconductor substrate and having a first top surface and a first bottom surface; and a second STI region over the semiconductor substrate. The second STI region has a second top surface substantially level with the first top surface of the first STI region, and a second bottom surface substantially level with the first bottom surface of the first STI region. The semiconductor structure further includes a first fin adjacent to, and above, the first STI region; and a second fin adjacent to, and above, the second STI region. The second fin has a top surface substantially level with a top surface of the first fin. The first fin and the second fin have different fin heights. A lower fin is underlying and vertically aligned to the first fin, wherein the lower fin has a bottom substantially level with the first bottom surface of the first STI region. A punch-through stopper is between and adjoining the first fin and the first lower fin.
In accordance with yet another embodiment of the present invention, a semiconductor structure includes a semiconductor substrate; a first semiconductor fin above the semiconductor substrate and including a first top surface, wherein the first fin includes a first upper portion and a first lower portion; a first punch-through stopper between and adjoining the first upper portion and the first lower portion of the first semiconductor fin; and a second semiconductor fin above the semiconductor substrate. The second semiconductor fin includes a second top surface substantially level with the first top surface of the first semiconductor fin. The second semiconductor fin includes a second upper portion and a second lower portion separated by a second punch-through stopper.
In accordance with yet another embodiment of the present invention, a method of forming a semiconductor structure includes providing a semiconductor substrate; recessing the semiconductor substrate to form a first active region and a second active region; and forming isolation regions in the semiconductor substrate. The isolation regions include a first isolation region having portions on opposite sides of the first active region and a second isolation region having portions on opposite sides of the second active region. Top portions of the first isolation regions are removed to expose sidewalls of the first active region. At a level between a top surface and a bottom surface of the first active region, an intermediate portion of the first active region is oxidized to form a punch-through stopper separating the first active region into a first top fin and a first bottom fin. Sidewalls of the second active region are exposed to form a second top fin.
In accordance with yet another embodiment of the present invention, a method of forming a semiconductor structure includes providing a semiconductor substrate including a first FinFET region and a second FinFET region; and forming a plurality of isolation regions, wherein the plurality of isolation regions defines a first active region in the first FinFET region and a second active region in the second FinFET region. A first recessing is performed on the plurality of isolation regions to expose sidewalls of the first active region. A hard mask is formed to mask the sidewalls of the first active region. A second recessing is performed on the exposed portions of the plurality of isolation regions to expose additional portions of the sidewalls of the first active region below the hard mask. A third recessing is performed on the plurality of isolation regions to expose sidewalls of a top portion of the second active region. The method further includes oxidizing the additional portions of the sidewalls of the first active region to form a punch-through stopper, wherein the punch-through stopper isolates a top portion of the first active region from the semiconductor substrate.
The advantageous features of the embodiments of the present invention include improved accuracy in the formation of dual-fin-height FinFETs, reduced punch-through currents in FinFETs, improved carrier mobility in the channels of the FinFETs, and a low production cost.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the embodiments of the present invention are discussed in detail below. It should be appreciated, however, that the embodiments of the present invention provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
Integrated circuit formation processes including the formation of two fins with different fin heights, which fins are used for forming fin field-effect transistors (FinFETs, also referred to as multi-gate transistors or tri-gate transistors), are provided. The intermediate stages of manufacturing embodiments of the present invention are illustrated. The variations of the embodiments are discussed. Throughout the various views and illustrative embodiments of the present invention, like reference numbers are used to designate like elements.
Referring to
Pad layer 32 and mask layer 34 are formed on semiconductor substrate 30. Pad layer 32 is preferably a thin film formed through a thermal process, and thus including silicon oxide. It is used to buffer semiconductor substrate 30 and mask layer 34 so that less stress is generated. Pad layer 32 may also act as an etch stop layer for etching mask layer 34. In an embodiment, mask layer 34 is formed of silicon nitride using low-pressure chemical vapor deposition (LPCVD). In other embodiments, mask layer 34 is formed by thermal nitridation of silicon; plasma enhanced chemical vapor deposition (PECVD), or plasma anodic nitridation using nitrogen-hydrogen. Mask layer 34 may have a thickness of about 60 nm to about 120 nm. It is noted, however, that the dimensions recited throughout the description are merely examples, and may change if the integrated circuits are formed using different technologies.
Referring to
In an embodiment, as shown in
Referring to
In an embodiment, as shown in
In
Next, as shown in
In
Referring to
In
In
Next, gate stacks may be formed, as is shown in
Next, as shown in
Referring to
The embodiments of the present have several advantageous features. Fins with different fin heights may be integrated on a same semiconductor chip. The FinFETs formed using the embodiments of the present invention have reduced, and possibly substantially eliminated, punch-through currents due to the formation of punch-through stoppers, which fully isolate source and drain regions from the possible punch-through current paths. Since the surface of STI regions 40 that encircles fin 100 is level with the surface of STI regions 40 encircling fin 200, the subsequent FinFET formation process is free from step height problems.
The reduction in the punch-through currents does not require highly-priced SOI substrates. In addition, the channel regions do not require high impurity (well) concentrations, and the fin heights do not vary with the variation in the position of the top surface of STI regions. These result in a smaller variation in the FinFET performance. The formation of the FinFETs is fully compatible with the formation of planar transistors.
Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the invention.
The present application is a divisional of U.S. patent application Ser. No. 12/347,123, filed on Dec. 31, 2008, and entitled “Dielectric Punch-Through Stoppers for Forming FinFETs Having Dual Fin Heights,” which application is hereby incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5972758 | Liang | Oct 1999 | A |
6376286 | Ju | Apr 2002 | B1 |
6429091 | Chen et al. | Aug 2002 | B1 |
6706571 | Yu et al. | Mar 2004 | B1 |
6858478 | Chau et al. | Feb 2005 | B2 |
6909147 | Aller et al. | Jun 2005 | B2 |
7078722 | Anderson et al. | Jul 2006 | B2 |
7180134 | Yang et al. | Feb 2007 | B2 |
7190050 | King et al. | Mar 2007 | B2 |
7208796 | Chang et al. | Apr 2007 | B2 |
7221006 | Orlowski et al. | May 2007 | B2 |
7247887 | King et al. | Jul 2007 | B2 |
7256078 | Anderson et al. | Aug 2007 | B2 |
7265008 | King et al. | Sep 2007 | B2 |
7297600 | Oh et al. | Nov 2007 | B2 |
7320908 | Son et al. | Jan 2008 | B2 |
7332386 | Lee et al. | Feb 2008 | B2 |
7352034 | Booth, Jr. et al. | Apr 2008 | B2 |
7396726 | Oh et al. | Jul 2008 | B2 |
7508031 | Liu et al. | Mar 2009 | B2 |
7528465 | King et al. | May 2009 | B2 |
7544994 | Schepis et al. | Jun 2009 | B2 |
7560785 | Yu et al. | Jul 2009 | B2 |
7605449 | Liu et al. | Oct 2009 | B2 |
7638843 | Xiong et al. | Dec 2009 | B2 |
7655989 | Zhu et al. | Feb 2010 | B2 |
7662679 | Izumida et al. | Feb 2010 | B2 |
7666721 | Dyer et al. | Feb 2010 | B2 |
7683417 | Xiong et al. | Mar 2010 | B2 |
7728324 | Tezuka et al. | Jun 2010 | B2 |
7745871 | Oh et al. | Jun 2010 | B2 |
7781273 | Schepis et al. | Aug 2010 | B2 |
7820551 | Yagishita et al. | Oct 2010 | B2 |
7843000 | Yu et al. | Nov 2010 | B2 |
7879677 | Lee | Feb 2011 | B2 |
20040256683 | Lee et al. | Dec 2004 | A1 |
20050077553 | Kim et al. | Apr 2005 | A1 |
20050153490 | Yoon et al. | Jul 2005 | A1 |
20050199919 | Liu et al. | Sep 2005 | A1 |
20050269629 | Lee et al. | Dec 2005 | A1 |
20050272190 | Lee et al. | Dec 2005 | A1 |
20060076625 | Lee et al. | Apr 2006 | A1 |
20060170053 | Yeo et al. | Aug 2006 | A1 |
20070075372 | Terashima et al. | Apr 2007 | A1 |
20070120156 | Liu et al. | May 2007 | A1 |
20070122954 | Liu et al. | May 2007 | A1 |
20070161171 | Burnett et al. | Jul 2007 | A1 |
20070170474 | Kawasaki | Jul 2007 | A1 |
20070221956 | Inaba | Sep 2007 | A1 |
20080006908 | Lin et al. | Jan 2008 | A1 |
20080048265 | Booth, Jr. et al. | Feb 2008 | A1 |
20080050866 | Booth, Jr. et al. | Feb 2008 | A1 |
20080050918 | Damlencourt | Feb 2008 | A1 |
20080061370 | Matsuo | Mar 2008 | A1 |
20080128797 | Dyer et al. | Jun 2008 | A1 |
20080157225 | Datta et al. | Jul 2008 | A1 |
20080191271 | Yagishita et al. | Aug 2008 | A1 |
20080230852 | Yu et al. | Sep 2008 | A1 |
20080237641 | Oh et al. | Oct 2008 | A1 |
20080265338 | Yu et al. | Oct 2008 | A1 |
20080290470 | King et al. | Nov 2008 | A1 |
20080296632 | Moroz et al. | Dec 2008 | A1 |
20090057846 | Doyle et al. | Mar 2009 | A1 |
20090072276 | Inaba | Mar 2009 | A1 |
20090159972 | Jakschik et al. | Jun 2009 | A1 |
20090181477 | King et al. | Jul 2009 | A1 |
20090206446 | Russ et al. | Aug 2009 | A1 |
20090209074 | Anderson et al. | Aug 2009 | A1 |
20090253266 | Yu et al. | Oct 2009 | A1 |
20090278196 | Chang et al. | Nov 2009 | A1 |
20100002494 | Xiong et al. | Jan 2010 | A1 |
20100025740 | Lee | Feb 2010 | A1 |
20100035398 | Oh et al. | Feb 2010 | A1 |
20100041198 | Zhu et al. | Feb 2010 | A1 |
20100044784 | Oh et al. | Feb 2010 | A1 |
20100144121 | Chang et al. | Jun 2010 | A1 |
20100163971 | Hung et al. | Jul 2010 | A1 |
20100187656 | Ke et al. | Jul 2010 | A1 |
20100213548 | Chang et al. | Aug 2010 | A1 |
20110037129 | Yu et al. | Feb 2011 | A1 |
20110193141 | Lin et al. | Aug 2011 | A1 |
20120025313 | Chang et al. | Feb 2012 | A1 |
20120083107 | Chang et al. | Apr 2012 | A1 |
20120299110 | Hung et al. | Nov 2012 | A1 |
20130009245 | Chang et al. | Jan 2013 | A1 |
Number | Date | Country |
---|---|---|
1681103 | Oct 2005 | CN |
1921116 | Feb 2007 | CN |
101038936 | Sep 2007 | CN |
101097954 | Jan 2008 | CN |
2008141177 | Jun 2008 | JP |
Entry |
---|
Balakumar, S. et al., “Fabrication of High Ge Content SiGe Layer on Si by Ge Condensation Technique,” Proceedings of the 13th IPFA, IEEE, Singapore, 2006, pp. 301-305. |
Balakumar, S. et al., “Fabrication of Thick Germanium-on-Insulator (GeOI) Substrates,” Journal of Electronic Materials, vol. 37, No. 7, 2008 (pp. 944-950). |
Hisamoto, D. et al., “A Fully Depleted Lean-channel Transistor (DELTA)—A Novel Vertical Ultra-Thin SOI MOSFET-,” International Electron Devices Meeting, 1989, pp. 833-836, Hitachi Ltd., Japan. |
Kanemura, T. et al., “Improvement of Drive Current in Bulk-FinFET using Full 3D Process/Device Simulations,” International Conference on Simulation of Semiconductor Processes and Devices, 2006, pp. 131-134, Toshiba Corporation, Japan. |
Liow, T.-Y. et al., “Investigation of Silicon—Germanium Fins Fabricated Using Germanium Condensation on Vertical Compliant Structures,” Applied Physics Letters, vol. 87, 2005, pp. 262104-1-262104-3. |
Okano, K. et al., “Process Integration Technology and Device Characteristics of CMOS FinFET on Bulk Silicon Substrate with sub-10 nm Fin Width and 20 nm Gate Length,” International Electron Devices Meeting, 2005, 4 pages, Toshiba Corporation, Japan. |
Takagi, S. et al., “Carrier-Transport-Enhanced Channel CMOS for Improved Power Consumption and Performance,” IEEE Transactions on Electron Devices, vol. 55, No. 1, Jan. 2008, pp. 21-39. |
Tezuka, T. et al., “A Novel Fabrication Technique of Ultrathin and Relaxed SiGe Buffer Layers with High Ge Fraction for Sub-100 nm Strained Silicon-On-Insulator MOSFETs,” Jpn. J. Appl. Phys., vol. 40, Part 1, No. 4B, Apr. 2001, pp. 2866-2874. |
Wolf, S., “Silicon Processing for the VLSI Era,” vol. 2: Process Integration, 1990, Lattice Press, vol. 2, p. 229. |
Number | Date | Country | |
---|---|---|---|
20120299110 A1 | Nov 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12347123 | Dec 2008 | US |
Child | 13562805 | US |