Claims
- 1. A semiconductor device comprising:
- a substrate wafer;
- a first plurality of device regions fabricated from a semiconductive material of only a first conductivity, said first plurality of device regions being dielectrically isolated from said substrate wafer by first dielectric isolation means, said first dielectric isolation means comprising at least one layer of nitride material on which said first plurality of device regions are directly disposed, at least one layer of oxide material and a polysilicon layer; and
- a second plurality of device regions fabricated from said semiconductive material of only a second conductivity, said second plurality of device regions being dielectrically isolated from said substrate wafer by said first dielectric isolation means, said device regions of said second plurality being disposed among said device regions of said first plurality to provide device regions of said first and second conductivities, wherein said device regions are dielectrically isolated from each other by second dielectric isolation means.
- 2. The semiconductor device according to claim 1, wherein said at least one layer of oxide material is disposed between said substrate wafer and said device regions of said first and second conductivities.
- 3. The semiconductor device according to claim 2, wherein said at least one layer of oxide material comprises two layers of oxide material disposed between said substrate wafer and said device regions of said first and second conductivities.
- 4. The semiconductor device according to claim 2, wherein said layer of nitride material is disposed between said at least one layer of oxide material and said device regions of said first and second conductivities.
- 5. The semiconductor device according to claim 2, wherein said polysilicon layer is disposed between said at least one layer of oxide material and said device regions of said first and second conductivities.
- 6. The semiconductor device according to claim 1, wherein said second dielectric isolation means comprises a plurality of solid oxide trenches, each of said solid oxide trenches being disposed between said device regions of said first conductivity and said device regions of said second conductivity.
- 7. The semiconductor device according to claim 1, wherein said semiconductive material comprises single crystal silicon.
- 8. The semiconductor device according to claim 1, wherein said substrate wafer is fabricated from a monocrystalline silicon material.
- 9. The semiconductor device according to claim 1, wherein said first conductivity of said first plurality of device regions is opposite to said second conductivity of said second plurality of device regions.
- 10. A semiconductor device comprising:
- a substrate wafer;
- a first plurality of device regions fabricated from a semiconductive material of a first conductivity, said first plurality of device regions being dielectrically isolated from said substrate wafer by first dielectric isolation means, said first dielectric isolation means comprising at least one layer of nitride material, at least one layer of oxide material and a polysilicon layer, said first plurality of device regions being directly disposed on said at least one layer of nitride material; and
- a second plurality of device regions fabricated from said semiconductive material of a second conductivity, said second plurality of device regions being dielectrically isolated from said substrate wafer by said first dielectric isolation means, each of said device regions of said second plurality being disposed among said device regions of said first plurality to provide device regions of said first and second conductivities, wherein said device regions are dielectrically isolated from each other by second dielectric isolation means.
Parent Case Info
This is a continuation of application Ser. No. 08/688,523, filed on Jul. 30, 1996, now abandoned entitled DIELECTRICALLY ISOLATED WELL STRUCTURES, which is a Continuation of prior application Ser. No. 08/507,036, filed on Jul. 31, 1995, now abandoned.
US Referenced Citations (3)
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| 63-065641 |
Mar 1988 |
JPX |
| 0271567 |
Nov 1990 |
JPX |
Non-Patent Literature Citations (2)
| Entry |
| Translation of JP 2-271567 to Shirato. |
| Drum, C.M. et al., "A Lav-Stress Insulating Film on Silicon By Chemical Vapor Deposition", Journal of Applied Physics, vol. 39, No. 9, Aug. 1968, pp. 4458-4459. |
Continuations (2)
|
Number |
Date |
Country |
| Parent |
688523 |
Jul 1996 |
|
| Parent |
507036 |
Jul 1995 |
|