Claims
- 1. A digital delay unit controlled in synchronization with basic clock pulses .phi..sub.S to output a signal representing an input signal delayed by a prescribed time period of arbitrary maximum length of M times the period of said basic clock pulses, said digital delay unit comprising:
- input terminals for receiving input data in synchronization with said basic clock pulses .phi..sub.S ;
- even address signal generator means for generating address signals synchronized with said basic clock pulses .phi..sub.S so that single different address signals are generated respectively upon alternate ones of said basic clock pulses .phi..sub.S ;
- odd address signal generator means for generating address signals synchronized with said basic clock pulses .phi..sub.S so that single different address signals are generated respectively upon the remaining alternate ones of said basic clock pulses .phi..sub.S ;
- a first memory cell array having M/2 addressable locations for addresses to be designated by said even address signal generator means;
- a second memory cell array having M/2 addressable locations for addresses to be designated by said odd address signal generator means;
- first latch means for temporarily storing and holding data which is address-designated by said even address signal generator means and read from said first memory cell array;
- first data write means for writing, during storage and holding of said data from said first memory cell array by said first latch means, input data from said input terminals in memory cells of said first memory cell array currently designated by said even address signal generator means;
- second latch means for temporarily storing and holding data which is address-designated by said odd address signal generator means and read from said second memory cell array;
- second data write means for writing, during storage and holding of said data from said second memory cell array by said second latch means, input data from said input terminals in memory cells of said second memory cell array currently designated by said odd address signal generator means;
- means for alternately outputting data stored in said first and second latch means at the clock rate of said basic clock pulses .phi..sub.S ;
- wherein said first data write means writes data to said first memory cell array while data is read from said second memory cell array and said second data write means writes data to said second memory cell array while data is read from said first memory cell array.
- 2. A digital delay unit as claimed in claim 1, wherein
- one of said odd address signal generator means and said even address signal generator means includes delay means for delaying the address signal generated by the other of said odd address signal generating means and said even address signal generating means by one cycle of said basic clock pulses .phi..sub.S.
- 3. A digital delay unit controlled in synchronization with basic clock pulses .phi..sub.S to output a signal representing an input signal delayed by a prescribed time period of arbitrary maximum length of M times the period of said basic clock pulses, said digital delay unit comprising:
- input terminals for receiving input data in synchronization with said basic clock pulses .phi..sub.S ;
- first address signal generator means for generating address signals synchronized with said basic clock pulses .phi..sub.S so that different address signals are generated respectively upon alternate ones of said basic clock pulses .phi..sub.S ;
- second address signal generator means for generating address signals synchronized with said basic clock pulses .phi..sub.S and including delay means for delaying address signals generated by said first address signal generator means for a period of one clock cycle;
- a first memory cell array having M/2 addressable locations for addresses to be designated by said first address signal generator means;
- a second memory cell array having M/2 addressable locations for addresses to be designated by said second address signal generator means;
- first latch means for temporarily storing and holding data which is address-designated by said first address signal generator means and read from said first memory cell array;
- first data write means for writing, during storage and holding of said data from said first memory cell array by said first latch means, input data from said input terminals in memory cells of said first memory cell array currently designated by said first address signal generator means;
- second latch means for temporarily storing and holding data which is address-designated by said second address signal generator means and read from said second memory cell array;
- second data write means for writing, during storage and holding of said data from said second memory cell array by said second latch means, input data from said input terminals in memory cells of said second memory cell array currently designated by said second address signal generator means;
- means for alternately outputting data stored in said first and second latch means at the clock rate of said basic clock pulses .phi..sub.S ;
- wherein said first data write means writes data to said first memory cell array while data is read from said second memory cell array and said second data write means writes data to said second memory cell array while data is read from said first memory cell array.
- 4. A digital delay unit controlled in synchronization with basic clock pulses .phi..sub.S to output a signal representing an input signal delayed by a prescribed time period of arbitrary maximum length of M times the period of said basic pulses, said digital delay unit comprising:
- input terminals for receiving input data in synchronization with said basic clock pulses .phi..sub.S ;
- address signal generator means for generating address signals in synchronization with said basic clock pulses .phi..sub.S, alternately generating even address signals and odd address signals respectively corresponding to alternate ones of said basic clock pulses .phi..sub.S, said address signal generator means including delay means for delaying one of said even address signals and said odd address signals by one cycle of said basic clock pulses .phi..sub.S ;
- a first memory cell array having an address space for M/2 addresses to be designated by said even address signals;
- a second memory cell array having an address space for M/2 addresses to be designated by said odd address signals;
- first latch means for temporarily storing and holding data which is address-designated by said even address signals and read from said first memory cell array;
- first data write means for writing, during storage and holding of said data from said first memory cell array by said first latch means, input data from said input terminals in memory cells of said first memory cell array currently designated by said even address signals;
- second latch means for temporarily storing and holding data which is address-designated by said odd address signals and read from said second memory cell array;
- second data write means for writing, during storage and holding of said data from said second memory cell array by said second latch means, input data from said input terminals in memory cells of said second memory cell array currently desigated by said odd address signals;
- means for alternately outputting data stored in said first and second latch means at the clock rate of said basic clock pulses .phi..sub.S ;
- wherein said first data write means writes data to said first memory cell array while data is read from said second memory cell array and said second data write means writes data to said second memory array while data is read from said first memory cell array.
Priority Claims (2)
Number |
Date |
Country |
Kind |
59-264738 |
Dec 1984 |
JPX |
|
59-267954 |
Dec 1984 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 804,073, filed Dec. 3, 1985 now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (3)
Number |
Date |
Country |
2415600 |
Oct 1974 |
DEX |
2364254 |
Mar 1976 |
DEX |
2751022 |
May 1978 |
DEX |
Non-Patent Literature Citations (1)
Entry |
"Television Gakkaishi (The Journal of the Institute of Television Engineers of Japan)", vol. 39, No. 3 (1985), pp. 250 to 252. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
804073 |
Dec 1985 |
|