Claims
- 1. A package for a semiconductor die which comprises:
(a) a header having a cavity with a floor and sidewalls and a plurality of vertically spaced apart rows along the sidewalls of said cavity, each of said rows including a plurality of spaced apart bond fingers, (b) an electrically insulating membrane disposed over the floor of said cavity, said membrane including a plurality of bumps, a plurality of peripherally located membrane bond pads and interconnect from each of said bumps to a said membrane bond pad; (c) bond wires connected between said membrane bond pads and said bond fingers on said plurality of rows; and (d) a semiconductor die having a plurality of bond pads, each of said bond pads on said semiconductor die each contacting one of said bumps on said membrane
- 2. The package of claim 1 wherein said membrane is at least one of silicon, polyimide or ceramic material.
- 3. The package of claim 1 wherein said header includes a plurality of alternating layers of electrically conducting material and electrically insulating material, said bond fingers on said header each coupled to one of said layers of electrically conducting material.
- 4. The package of claim 2 wherein said header includes a plurality of alternating layers of electrically conducting material and electrically insulating material, said bond fingers on said header each coupled to one of said layers of electrically conducting material
- 5. The package of claim 3 wherein each of said layers of electrically conducting material includes a plurality of spaced apart interconnect lines, each of said lines coupled to one of said bond fingers.
- 6. The package of claim 4 wherein each of said layers of electrically conducting material includes a plurality of spaced apart interconnect lines, each of said lines coupled to one of said bond fingers.
- 7. The package of claim 3 further including an electrical conductor interconnecting said electrically conducting material on spaced apart layers of said header
- 8. The package of claim 4 further including an electrical conductor interconnecting said electrically conducting material on spaced apart layers of said header
- 9. The package of claim 5 further including an electrical conductor interconnecting said electrically conducting material on spaced apart layers of said header.
- 10. The package of claim 6 further including an electrical conductor interconnecting said electrically conducting material on spaced apart layers of said header
- 11. The package of claim 1, said bond fingers being fixed and said electrically insulating membrane being removably secured to said floor of said cavity and replaceable with a different membrane having bumps thereon, said bumps on said different membrane being configured differently from said membrane.
- 12. A method of packaging for a semiconductor die which comprises the steps of
(a) providing a header having a cavity with a floor and sidewalls and a plurality of vertically spaced apart rows along the sidewalls of said cavity, each of said rows including a plurality of spaced apart bond fingers; (b) providing a removably secured electrically insulating first membrane over the floor of said cavity, said membrane including a plurality of bumps, a plurality of peripherally located membrane bond pads and interconnect from each of said bumps to a said membrane bond pad; (c) connecting bond wires between said membrane bond pads and said bond fingers on said plurality of rows, (d) providing a semiconductor die having a plurality of bond pads, each of said bond pads on said semiconductor die each contacting one of said bumps on said membrane; and (e) replacing said membrane with a removably secured electrically insulating second membrane having a plurality of bumps, a plurality of peripherally located membrane bond pads and interconnect from each of said second membrane bumps to a said second membrane bond pad, at least one of said bumps and said bond pads on said second membrane being disposed in a position different from said first membrane.
- 13. The method of claim 12 wherein said membrane is at least one of silicon, polyimide or ceramic material.
- 14. The method of claim 12 wherein said header includes a plurality of alternating layers of electrically conducting material and electrically insulating material, said bond fingers on said header each coupled to one of said layers of electrically conducting material
- 15. The method of claim 13 wherein said header includes a plurality of alternating layers of electrically conducting material and electrically insulating material, said bond fingers on said header each coupled to one of said layers of electrically conducting material
- 16. The method of claim 14 wherein each of said layers of electrically conducting material includes a plurality of spaced apart interconnect lines, each of said lines coupled to one of said bond fingers.
- 17. The method of claim 15 wherein each of said layers of electrically conducting material includes a plurality of spaced apart interconnect lines, each of said lines coupled to one of said bond fingers
- 18. The method of claim 14 further including an electrical conductor interconnecting said electrically conducting material on spaced apart layers of said header.
- 19. The method of claim 16 further including an electrical conductor interconnecting said electrically conducting material on spaced apart layers of said header
- 20. The method of claim 17 further including an electrical conductor interconnecting said electrically conducting material on spaced apart layers of said header
- 21. The method of claim 12 wherein said electrically insulating membrane is a removable membrane, further including the steps of removing said membrane, said bond wires and said die from said cavity and replacing said membrane with a different membrane having bumps and bond pads located differently from the locations in the removed membrane
- 22. The method of claim 12 further comprising the steps of forming said membrane by providing a solid electrically conducting film insulated from a criss-cross electrically conductive pattern and then etching said solid electrically conducting film and said pattern to provide a desired interconnect configuration on said membrane.
- 23. The package of claim 1 wherein said interconnect is formed from at least one of aluminum, gold, silver or copper.
- 24. The method of claim 12 wherein said interconnect is formed from at least one of aluminum, gold, silver or copper.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to Ser. No. (TI-22561), Ser. No. (TI-25678) and Ser. No. (TI-27698), the contents of all of which are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09500507 |
Feb 2000 |
US |
Child |
09880870 |
Jun 2001 |
US |