Claims
- 1. A phase-lock control circuit, comprising:
a digital phase comparator having a first input and a second input for coupling to multiple external frequency sources; a loop filter coupled to an output of the phase comparator for generating a frequency control output; and and a sweep control circuit for resolving lock ambiguities in the multiple external frequency source by setting an initial sweep direction of the loop filter.
- 2. The phase-lock control circuit of claim 1, further comprising a sideband selector for selecting a sideband combining said multiple external frequency sources, wherein the sideband selector selects one of at least one inverted output of said digital phase comparator or at least one non-inverted output of said digital phase comparator.
- 3. The phase-lock control circuit of claim 2, wherein a control signal of said sideband selector is coupled to said sweep control circuit, whereby said initial sweep direction is set in conformity with said selected sideband.
- 4. The phase-lock control circuit of claim 1, wherein said loop filter includes:
an integrator for generating said frequency control output; and a low pass filter having an output coupled to an input of said integrator and an input coupled to an output of said phase comparator, and wherein said low pass filter accepts a pre-set output of said sweep control circuit, whereby said initial sweep direction is set.
- 6. The phase-lock control circuit of claim 1, further comprising a limit detector for detecting whether or not said frequency control output has exceeded a false lock point voltage, and wherein said limit detector is coupled to said sweep control circuit for resetting said sweep control circuit in response to detecting that false lock point voltage has been exceeded.
- 7. The phase-lock control circuit of claim 6, wherein said limit detector detects that said false lock point voltage has been exceeded by comparing said frequency control output to a predetermined saturation voltage threshold for said loop filter.
- 8. The phase-lock control circuit of claim 1, wherein said digital phase comparator generates a differential digital output, and wherein said loop filter includes an analog differential input coupled to said differential digital output.
- 9. A frequency synthesizer, comprising:
a voltage-controlled oscillator for generating an output of said synthesizer; a first loop for generating a coarse frequency output; a second loop for generating a fine frequency output, wherein said fine frequency output is a difference between a frequency of said output of said synthesizer and a frequency of said coarse frequency output; a mixer coupled to said output of said synthesizer and an output said first loop for producing a fine frequency comparison signal; and a phase-lock control circuit including a digital phase comparator and a loop filter for producing a control voltage coupled to an input of said voltage-controlled oscillator.
- 10. The frequency synthesizer of claim 9, wherein said phase lock control circuit includes a sweep control circuit for resolving lock ambiguities between said coarse loop and said fine loop by setting an initial sweep direction of said loop filter.
- 11. The frequency synthesizer of claim 9, wherein said phase lock control circuit further comprises a sideband selector for selecting a sideband combining said coarse frequency output and said fine frequency output, and wherein the sideband selector selects one of at least one inverted output of said digital phase comparator or at least one non-inverted output of said digital phase comparator.
- 12. The frequency synthesizer of claim 11, wherein a control signal of said sideband selector is coupled to said sweep control circuit, whereby said initial sweep direction is set in conformity with said selected sideband.
- 13. The frequency synthesizer of claim 9, wherein said loop filter includes:
an integrator for generating said frequency control output; and a low pass filter having an output coupled to an input of said integrator and an input coupled to an output of said phase comparator, and wherein said low pass filter accepts a pre-set output of said sweep control circuit, whereby said initial sweep direction is set.
- 14. The frequency synthesizer of claim 9, further comprising a limit detector for detecting whether or not a frequency of said voltage-controlled oscillator has exceeded a false lock point, and wherein said limit detector is coupled to said sweep control circuit for resetting said sweep control circuit in response to detecting that false lock point has been exceeded.
- 15. The frequency synthesizer of claim 14, wherein said limit detector detects that said false lock point voltage has been exceeded by comparing an output of said loop filter to a predetermined voltage threshold.
- 16. The frequency synthesizer of claim 9, wherein said digital phase comparator generates a differential digital output, and wherein said loop filter includes an analog differential input coupled to said differential digital output.
- 17. A method for generating a frequency control voltage for a voltage-controlled oscillator, comprising:
digitally comparing outputs of multiple frequency sources to determine at least one phase-correction signal; filtering said phase-correction signal to generate said frequency control voltage; and setting an initial sweep direction of said frequency control voltage for resolving lock ambiguities between said multiple frequency sources.
- 18. The method of claim 17, wherein said digitally comparing generates an inverted phase-correction signal and a non-inverted phase-correction signal, and further comprising selecting a sideband relationship between said multiple frequency sources by performing said filtering on one of said inverted phase-correction signal or said non-inverted phase-correction signal.
- 19. The method of claim 18, wherein said setting sets said initial sweep direction in conformity with said selected sideband.
- 20. The method of claim 17, further comprising:
detecting whether or not said frequency control voltage has exceeded a false lock point voltage; and in response to detecting that said frequency control voltage has exceeded a false lock point voltage, performing said setting whereby said frequency control voltage is restored.
CROSS-REFERENCE TO RELATED PATENT
[0001] The present application is related to U.S. Pat. No. 6,028,460 issued to the same inventors on Feb. 22, 2000. The specification of the above-referenced patent application is incorporated herein by reference.