Claims
- 1. A process for electron beam exposure of a wafer comprising the steps of,
- covering a conductive region of a wafer with an insulating layer,
- forming an electron beam resist layer on said insulating layer to form a resist-coated wafer,
- mounting said resist-coated wafer in an electrically conducting wafer holder,
- applying a voltage between a surface of said insulated wafer and said wafer holder to cause an electrical connection between said conductive region and said wafer holder,
- engaging said wafer holder and the electrically connected wafer in an electron beam apparatus, and
- exposing said resist layer to an electron beam in the electron beam apparatus whereby a current caused by said electron beam is conducted through said electrical connection.
- 2. A process for manufacturing a semiconductor device comprising the steps of,
- forming an insulating layer on a conductive region of a semiconductor wafer,
- forming an electron beam resist layer on said insulating layer to form a resist-coated insulated wafer,
- mounting said resist-coated insulated wafer in a wafer holder,
- applying a voltage between a surface of said resist-coated insulated wafer and said holder to cause an electrical connection between said conductive region and said holder,
- engaging said holder and mounted wafer in an electron beam apparatus, and
- exposing said resist layer to an electron beam.
- 3. The process of claim 2 wherein said voltage is applied with a value greater than 2000 volts.
- 4. The process of claim 3 wherein said voltage is applied with circuit means generating a current sufficient to cause a permanent channel connection in said resist-coated insulated wafer whereby a low series resistance is established between said resist-coated insulated wafer and said holder.
- 5. The process of claim 4 wherein said voltage and current are applied until said series resistance is below one times 10.sup.6 ohms.
- 6. The process of claim 2 wherein said voltage is applied through a needle contacting the surface of said resist-coated insulated wafer.
- 7. The process of claim 2 wherein said exposing of said resist layer occurs with an electron beam having a current of up to 10.sup.-7 ampere.
- 8. The process of claim 2 wherein, after application of said voltage, the series resistance between said wafer and said holder is measured.
- 9. The process of claim 8 wherein said voltage is successfully applied until said series resistance has been reduced below 10.sup.6 ohms.
Parent Case Info
This is a division of application Ser. No. 98,523, now U.S. Pat. No. 4,350,866 filed Nov. 29, 1979 which in turn is a continuation of application Ser. No. 840,674 filed Oct. 11, 1977, now abandoned.
US Referenced Citations (5)
Non-Patent Literature Citations (1)
Entry |
Metals Handbook, "Electron Beam Welding", p. 545, vol. 6, 8 Edition, 5-1974. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
098523 |
Nov 1979 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
840674 |
Oct 1977 |
|