Claims
- 1. A method of fabricating a gate electrode structure for an insulated gate field effect transistor (IGFET), said method comprising the step of:
during formation of a gate electrode structure, forming a barrier region in said gate electrode material prior to introduction of a dopant into said field effect transistor, said barrier region being a diffusion retardant region for said dopant.
- 2. The method of claim 1 wherein said forming step includes the step of:
forming said barrier region with nitrogen-containing material.
- 3. The method of claim 1 wherein said forming step includes the step of:
forming said nitrogen-containing region to be generally parallel to a bottom surface of said electrode structure.
- 4. The method of claim 2 wherein said forming step further includes the step of forming a second nitrogen-containing barrier layer in said electrode structure.
- 5. A method of fabricating a gate electrode structure for an insulated gate field effect transistor (IGFET), said method comprising the steps of:
forming a polysilicon layer on an underlying gate dielectric layer, said polysilicon layer having top and bottom surfaces, said bottom surface forming an interface with said gate dielectric layer; implanting a nitrogen-containing material to form a nitrogen-containing diffusion-retarding barrier region within said polysilicon layer; introducing a dopant into at least a portion of said polysilicon layer disposed between said barrier region and said top surface, said dopant introduction resulting in a greater dopant concentration immediately above said barrier region than immediately below; and removing regions of said polysilicon layer to form a gate electrode for said IGFET.
- 6. The method of claim 5 wherein nitrogen residing in said gate dielectric layer just below said interface has a negligible concentration.
- 7. The method of claim 5 wherein said removing step is performed before said dopant introducing step.
- 8. The method of claim 5 wherein said removing step is performed before said nitrogen-containing material implanting step.
- 9. The method of claim 5 wherein said implanting step comprises:
implanting a material chosen from the group consisting of elemental nitrogen (N) and molecular nitrogen (N2).
- 10. The method of claim 5 further comprising the step of:
annealing said implanted nitrogen-containing material after said implanting step.
- 11. The method of claim 5 wherein said dopant comprises boron.
- 12. The method of claim 5 further comprising the steps of:
implanting a nitrogen-containing material to form a second nitrogen-containing diffusion-retarding barrier region above and spaced apart from said nitrogen-containing diffusion-retarding barrier region.
- 13. An integrated circuit fabricated using the method of claim 1.
- 14. A system comprising:
a microprocessor integrated circuit fabricated using the method of claim 1, said microprocessor integrated circuit coupled to a system bus for communicating with portions of a system external to the microprocessor integrated circuit; and an external memory sub-system coupled to said system bus.
- 15. A semiconductor gate electrode structure for an insulated gate field effect transistor (IGFET), said gate electrode structure comprising:
a polysilicon layer formed on an underlying gate dielectric layer, said polysilicon layer having respective top and bottom surfaces, said bottom surface forming an interface with said gate dielectric layer; a first nitrogen-containing diffusion-retarding barrier region formed within said polysilicon layer; and a dopant within said polysilicon layer having a greater dopant concentration immediately above said diffusion barrier region than immediately below.
- 16. The structure of claim 15 wherein said first barrier region is separated from both said interface and said top surface.
- 17. The structure of claim 15 wherein said dopant comprises boron.
- 18. The structure of claim 15 further comprising:
a second nitrogen-containing diffusion-retarding barrier region formed within said polysilicon layer above and separated from said barrier region.
- 19. A method of fabricating a gate electrode structure for an insulated gate field effect transistor (IGFET), said method comprising the steps of:
forming a polysilicon layer on an underlying gate dielectric layer, said polysilicon layer having top and bottom surfaces, said bottom surface forming an interface with said gate dielectric layer; implanting a nitrogen-containing material to form a nitrogen-containing diffusion-retarding barrier region within said polysilicon layer, said barrier region separated from both said interface and said top surface; implanting a boron-containing material into at least a portion of said polysilicon layer between said barrier region and said top surface, resulting in a boron doping profile exhibiting a greater doping concentration immediately above said barrier region than immediately below; and removing regions of said polysilicon layer to form a gate electrode for said IGFET.
- 20. The method of claim 19 wherein said removing step is performed before said boron-containing material implanting step.
- 21. The method of claim 19 wherein said removing step is performed before said nitrogen-containing material implanting step.
- 22. The method of claim 19 further comprising the steps of:
annealing said implanted nitrogen-containing material after said implanting step.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This patent document is related to the following commonly-assigned, copending U.S. patent applications, which are each incorporated herein by reference in its entirety:
[0002] U.S. patent application Ser. No. 09/086,296, entitled “COMPOSITE GATE DIELECTRIC LAYER INCORPORATING DOPANT DIFFUSION-RETARDING BARRIER LAYER,” naming as inventors Mark I. Gardner, Robert Dawson, H. Jim Fulford, Jr., Frederick N. Hause, Mark W. Michael, Bradley T. Moore, and Derick J. Wristers;
[0003] U.S. patent application Ser. No. 08/837,581, entitled “COMPOSITE GATE ELECTRODE INCORPORATING DOPANT DIFFUSION-RETARDING BARRIER LAYER ADJACENT TO UNDERLYING GATE DIELECTRIC,” naming as inventors Mark I. Gardner, Robert Dawson, H. Jim Fulford, Jr., Frederick N. Hause, Mark W. Michael, Bradley T. Moore, and Derick J. Wristers; and
[0004] U.S. patent application Ser. No. 09/086,050, entitled “MULTI-LAYER GATE ELECTRODE INCORPORATING DOPANT DIFFUSION-RETARDING BARRIER LAYER,” naming as inventors Mark I. Gardner, Jon Cheek, Robert Dawson, H. Jim Fulford, Jr., Frederick N. Hause, Mark W. Michael, Bradley T. Moore, Thomas E. Spikes, Jr. and Derick J. Wristers.