The present invention relates generally to semiconductor manufacturing and, more particularly, to double and triple gate metal-oxide semiconductor field-effect transistor (MOSFET) devices and methods of making these devices.
Scaling of device dimensions has been a primary factor driving improvements in integrated circuit performance and reduction in integrated circuit cost. Due to limitations associated with gate-oxide thicknesses and source/drain (S/D) junction depths, scaling of existing bulk MOSFET devices beyond the 0.1 μm process generation may be difficult, if not impossible. New device structures and new materials, thus, are likely to be needed to improve FET performance.
Double-gate MOSFETs represent new devices that are candidates for succeeding existing planar MOSFETs. In double-gate MOSFETs, the use of two gates to control the channel significantly suppresses short-channel effects. A FinFET is a recent double-gate structure that includes a channel formed in a vertical fin controlled by a self-aligned double gate. The fin may be made thin enough such that the two gates can together control the entire fully depleted channel. Although a double-gate structure, the FinFET is similar to existing planar MOSFET in layout and fabrication techniques. The FinFET also provides a range of channel lengths, CMOS compatibility, and large packing density compared to other double-gate structures.
Implementations consistent with the principles of the invention provide double gate and triple gate FinFET devices. Unlike conventional designs, each of the gates in the FinFET can independently control the FinFET's channel.
In accordance with the purpose of this invention as embodied and broadly described herein, a method for forming gates in a MOSFET includes forming a fin structure, forming a first gate structure on top of the fin structure, and forming a second gate structure that surrounds the fin structure and the first gate structure.
In another implementation consistent with the present invention, a method for forming gates in a MOSFET includes forming a fin, forming a first gate on top of the fin, forming a second gate that surrounds the fin and the first gate, and removing a portion of the second gate to expose the first gate, the removing causing the second gate to be split into separate gate structures.
In yet another implementation consistent with the principles of the invention, a double gate MOSFET is provided. The double gate MOSFET includes a fin, a first gate structure and a second gate structure. The first gate structure is formed on top of the fin. The second gate structure surrounds the fin and the first gate structure.
In a further implementation consistent with the principles of the invention, a triple gate MOSFET is provided. The triple gate MOSFET includes a fin, a first gate structure formed on top of the fin, a second gate structure formed adjacent the fin, and a third gate structure formed adjacent the fin and opposite the second gate structure.
The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate an embodiment of the invention and, together with the description, explain the invention. In the drawings,
The following detailed description of implementations consistent with the present invention refers to the accompanying drawings. The same reference numbers in different drawings may identify the same or similar elements. Also, the following detailed description does not limit the invention. Instead, the scope of the invention is defined by the appended claims and their equivalents.
Implementations consistent with the principles of the invention provide double gate and triple gate FinFET devices. Unlike conventional designs, each of the gates in the FinFET can independently control the fin channel.
With reference to
A gate oxide layer 230 may be deposited or thermally grown on silicon layer 220 (act 105). Gate oxide layer 230 may be formed at a thickness ranging from approximately 5 Å to 50 Å. Alternatively, other gate dielectric materials, such as high-K dielectric materials, may be used. In one implementation, nitrided oxide may be used as the gate dielectric material. A gate electrode layer 240 may be deposited over gate oxide layer 230 for forming the first gate (act 110). A number of materials may be used for gate electrode 240. For example, gate electrode 240 may be made from a metal (e.g., tungsten, tantalum, aluminum, nickel, ruthenium, rhodium, palladium, platinum, titanium, molybdenum, etc.), a metal containing a compound (e.g., titanium nitride, tantalum nitride, ruthenium oxide, etc.), or a doped semiconductor (e.g., polycrystalline silicon, polycrystalline silicon-germanium, etc.). A cover layer 250 (or hard mask) may optionally be formed on top of gate electrode 240 to aid in pattern optimization or chemical-mechanical polishing (CMP) (act 115). Cover layer 250 may, for example, include a silicon nitride (SiN) material or some other similar type of material capable of protecting the gate electrode during the fabrication process. Cover layer 250 may be deposited, for example, by chemical vapor deposition (CVD) at a thickness ranging from approximately 30 Å to 200 Å.
Fin 220 and first gate 230/240 may be patterned by conventional lithographic techniques (e.g., electron beam (EB) lithography) (act 120). Fin 220 and first gate 230 may then be etched using well-known etching techniques (act 120). The resulting structure 300 is illustrated in
Following the formation of fin 220 and first gate 230, a second gate may be formed. A second gate oxide layer 410 may be deposited or thermally grown (act 125), as illustrated in
Chemical-mechanical polishing (CMP) or another comparable technique may then be performed to planarize the wafer surface to expose first gate electrode 240 (act 510), as illustrated in
Mobility is an important attribute for improving transistor performance. Mobility may be affected by the state of the strain (or stress) in the film. For example, tensile strain is good for electron mobility, while compressive stress may aid hole mobility.
A highly stressed film (referred to hereinafter as a “capping layer”) 920 may then be formed on top of fin structure 910. In one implementation, capping layer 920 may be formed from, for example, a nitride-based material at a thickness of approximately 100 Å to 1000 Å. Other materials may alternatively be used. Capping layer 920 remains after fin 910 is etched so that fin 910 is strained to improve mobility.
Once source region 1010, drain region 1020, and fin structure 1030 have been formed, source region 1010 and drain region 1020 may be covered with a protective mask, as illustrated in
Implementations consistent with the principles of the invention provide double gate and triple gate FinFET devices. Unlike conventional designs, each of the gates in the FinFET can independently control the fin channel.
The foregoing description of exemplary embodiments of the present invention provides illustration and description, but is not intended to be exhaustive or to limit the invention to the precise form disclosed. Modifications and variations are possible in light of the above teachings or may be acquired from practice of the invention. For example, in the above descriptions, numerous specific details are set forth, such as specific materials, structures, chemicals, processes, etc., in order to provide a thorough understanding of the present invention. However, the present invention can be practiced without resorting to the details specifically set forth herein. In other instances, well known processing structures have not been described in detail, in order not to unnecessarily obscure the thrust of the present invention. In practicing the present invention, conventional deposition, photolithographic and etching techniques may be employed, and hence, the details of such techniques have not been set forth herein in detail.
While series of acts have been described with regard to
No element, act, or instruction used in the description of the present application should be construed as critical or essential to the invention unless explicitly described as such. Also, used herein, the article “a” is intended to include one or more items. Where only one item is intended, the term “one” or similar language is used.
The scope of the invention is defined by the claims and their equivalents.
Number | Name | Date | Kind |
---|---|---|---|
4979014 | Hieda et al. | Dec 1990 | A |
6342410 | Yu | Jan 2002 | B1 |
6359311 | Colinge et al. | Mar 2002 | B1 |
6413802 | Hu et al. | Jul 2002 | B1 |
6433609 | Voldman | Aug 2002 | B1 |
6525403 | Inaba et al. | Feb 2003 | B2 |
6657252 | Fried et al. | Dec 2003 | B2 |
6812119 | Ahmed et al. | Nov 2004 | B1 |
20020003255 | Usuki et al. | Jan 2002 | A1 |
20020125536 | Iwasa et al. | Sep 2002 | A1 |
20020153587 | Adkisson et al. | Oct 2002 | A1 |
20020177263 | Hanafi et al. | Nov 2002 | A1 |
20030042531 | Lee et al. | Mar 2003 | A1 |
20030113970 | Fried et al. | Jun 2003 | A1 |
20040075121 | Yu et al. | Apr 2004 | A1 |
20040110331 | Yeo et al. | Jun 2004 | A1 |
20040195628 | Wu et al. | Oct 2004 | A1 |
20050020020 | Collaert et al. | Jan 2005 | A1 |
Number | Date | Country |
---|---|---|
0 623 963 | Nov 1994 | EP |
03-250770 | Nov 1991 | JP |
07-050421 | Feb 1995 | JP |
08-204191 | Aug 1996 | JP |
09-275151 | Oct 1997 | JP |
WO 0169689 | Sep 2001 | WO |
Number | Date | Country | |
---|---|---|---|
20040075122 A1 | Apr 2004 | US |