Claims
- 1. In a system including a memory and a memory controller, a method for accessing data in said memory by latching said data, said method comprising the steps of:
- generating a column address strobe signal within said memory controller; and
- timing the latching of data within said memory during page-mode access with said column address strobe signal, wherein data is latched in response to a rising edge of the column address strobe signal to permit a page-mode access time of one clock cycle for all but a first page-mode access.
- 2. A method as recited in claim 1, wherein said memory is a dynamic random access memory and wherein said memory controller is a dynamic random access memory controller.
- 3. A memory and a memory control system in which stored data has associated column addressess and is accessed by latching, said system comprising:
- means for generating a column address strobe signal; and
- means for timing the latching of data during page-mode access with said column address strobe signal, wherein data is latched in response to a rising edge of the column address strobe signal to permit a page-mode access time of one clock cycle for all but a first page-mode access.
- 4. A memory and a memory control system as recited in claim 3, wherein said memory is a dynamic random access memory and wherein said memory control system comprises a dynamic random access memory controller.
- 5. A memory system comprising:
- structure for generating a column address strobe signal;
- structure for latching data in said memory system; and
- structure for timing the latching of data during page mode access with said column address strobe signal, wherein data is latched in response to a rising edge of the column address strobe signal to permit a page-mode access time of one clock cycle for all but a first page-mode access, further whereby said column address strobe signal is used to read data from memory to a control means.
- 6. A system memory as recited in claim 5, wherein said control means comprises a processor.
- 7. A system memory as recited in claim 5, wherein said control means comprises a memory controller.
Parent Case Info
This application is a continuation of application Ser. No. 08/354,272, filed on Dec. 12, 1994 abandoned upon the filing hereof, and application Ser. No. 08/007,073, filed on Jan. 21, 1993 now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| A-0343769 |
Nov 1989 |
EPX |
| A-0517240 |
Dec 1992 |
EPX |
Non-Patent Literature Citations (2)
| Entry |
| IBM Technical Disclosure Bulletin; vol. 33, No. 10A, pp. 149-151, "Three-Cycle Pipeline for High Performance SRAM Macros" (Mar. 1991). |
| Technical Digest (AT&T Technologies); No. 77, p. 47; "Memory Addressing Arrangement" (Oct. 1985). |
Related Publications (1)
|
Number |
Date |
Country |
|
07073 |
Jan 1993 |
|
Continuations (1)
|
Number |
Date |
Country |
| Parent |
354272 |
Dec 1994 |
|