Number | Name | Date | Kind |
---|---|---|---|
4839865 | Sato et al. | Jun 1989 | |
5153853 | Eby et al. | Oct 1992 | |
5157629 | Sato et al. | Oct 1992 | |
5187685 | Sato et al. | Feb 1993 | |
5265056 | Butler et al. | Nov 1993 | |
5497458 | Finch et al. | Mar 1996 | |
5513193 | Hashimoto | Apr 1996 |
Number | Date | Country |
---|---|---|
56-148792 | Nov 1981 | JPX |
3-154289 | Jul 1991 | JPX |
Entry |
---|
K. S. Gray, et al., "Sense Amplifier Signal Margin Circuit" IBM Technical Disclosure Bulletin, vol. 22, No. 1, pp. 56-57, Jun. 1979. |
D. G. Morency, et al, "Bit Line Offset Circuit" IBM Technical Disclosure Bulletin, vol. 27, No. 7B, pp. 4126-4127, Dec. 1984. |
"Signal Margin Test For 4-D,4-D With Poly Load Or 6-D Random-Access Memories" IBM Technical Disclosure Bulletin, vol. 28, No. 11, pp. 4792-4793, Apr. 1986. |