Abbas, S.A., et al., “N-Channel IGFET Design Limitations Due to Hot Electron Trapping”, Technical Digest, International Electron Devices Meeting, pp. 35-38, (Dec. 1975). |
Bude, J.D., et al., “Secondary electron Flash—a High Performance, Low Power Flash Technology for 0.35 micrometer and Below”, International Electron Devices Meeting, Technical Digest, pp. 279-282, (1997). |
Choi, J.D., et al., “A Triple Polysilicon Stacked Flash Memory Cell with Wordline Self-Boosting Programming”, International Electron Devices Meeting, Technical Digest, pp. 283-286, (1997). |
Chung, S.S., et al., “Performance and Reliability Evaluations of P-Channel Flash Memories with Different Programming Schemes”, International Electron Devices Meeting, Technical Digest, pp. 295-298, (1997). |
Crowder, S., et al., “Trade-offs in the Integration of High Performance Devices with Trench Capacitor DRAM”, Dig. Int. Electron Devices Meeting, Washington D.C., pp. 45-48, (Dec. 1997). |
Forbes, L., et al., “Field Induced Reemission of Electrons Trapped in SiO2”, IEEE Trans. on Electron Devices, ED-26(11), 1816-1818, (Nov. 1979). |
Hodges, D.A., et al., “Analysis and Design of Digital Integrated Circuits”, McGraw-Hill, New York, 2nd Ed., pp. 394-396, (1988). |
Hwang, N., et al., “Tunneling and Thermal Emission of Electrons from a Distributions of Deep Traps in SiO2”, IEEE Trans on Electron Devices, 40(6), 1100-1103, (Jun. 1993). |
Ishiuchi, H., et al., “Embedded DRAM Technologies”, IEDM Technical Digest, pp. 33-36, (1997). |
Kang, H.K., et al., “Highly Manufacturable Process Technology for Reliable 256 Mbit and 1Gbit DRAMs”, IEEE, pp. 26.4.1-26.4.4, (1994). |
Kato, M., et al., “A Shallow-Trench-Isolation Flash Memory Technology with a Source-Bias Programming Method”, International Electron Devices Meeting, Technical Digest, pp. 177-180, (1996). |
Kobayashi, T., et al., “A 0.24-micrometer2 Cell Process with 0.18-micrometer Width Isolation and 3-D Interpoly Dielectric Films for 1-Gb Flash Memories”, International Electron Devices Meeting, Technical Digest, pp. 275-278, (1997). |
Oashi, T., et al., “16Mb DRAM/SOI Technologies for Sub-1V Operation”, International Electron Devices Meeting, Technical Digest, pp. 609-612, (1996). |
Shen, S., et al., “Novel Self-Convergent Programming Scheme for Multi-Level P-Channel Flash Memory”, International Electron Devices Meeting, Technical Digest, pp. 287-290, (1997). |
Shimizu, K., et al., “A Novel High-Density 5F2 NAND STI Cell Technology Suitable for 256Mbity and 1Gbit Flash Memories”, IEEE, pp. 271-274 (1997). |
Sunouchi, K., et al., “240nm Pitch 4GDRAM Array MOSFET Technologies with X-ray Lithography”, International Electron Devices Meeting, Technical Digest, pp. 601-604, (1996). |
Togo, M., et al., “A Salicide-Bridged Trench Capacitor with a Double-Sacrificial-Si3 N4-Sidewall (DSS) for High-Performance Logic-Embedded DRAMs”, International Electron Devices Meeting, Technical Digest, pp. 37-40, (1997). |