Claims
- 1. A semiconductor memory which is formed in a semiconductor substrate comprising:
- capacitors for storing information and insulated-gate field effect transistors for reading out the signal charges stored in said capacitors, wherein the capacitors each include electrodes formed at the sidewalls of a recess provided in the semiconductor substrate,
- wherein the sidewalls of the recess are covered by an insulating layer and a layer of conductive material is formed over said insulating material to form a capacitor plate separated from said sidewalls of the recess by said insulating layer, and wherein different sidewalls of the recess form electrodes for memory cells which are independent of one another so that the electrodes formed by said sidewalls of said recess form respective capacitors for said independent memory cells,
- wherein a source or drain of each of said insulated-gate field effect transistors is connected to one of said electrodes of the recess,
- wherein a drain or source of each of said insulated-gate field effect transistors is connected to a data line,
- wherein a gate electrode of each of said insulated-gate field effect transistors is connected to a word line, and
- wherein each said insulated-gate field effect transistors is formed respectively on one of said capacitors.
- 2. The semiconductor memory according to claim 1, wherein said insulated-gate field effect transistors are formed in a single crystalline semiconductor layer extending on an interlayer insulation film deposited on said semiconductor substrate.
- 3. The semiconductor memory according to claim 2, wherein said interlayer insulation film is deposited on said capacitor plate.
- 4. The semiconductor memory according to claim 3, wherein the upper edges of said recesses are rounded by a wet etching of the substrate previous to a dry etching step for forming the deeper portions of the recesses.
- 5. The semiconductor memory according to claim 4, wherein a highly doped zone having the same conductivity type as the substrate is provided in said substrate at the bottom of the recesses.
- 6. The semiconductor memory according to claim 5, wherein a highly doped zone having the same conductivity type as a substrate surrounds the source and drain regions of said field effect transistors.
- 7. The semiconductor memory according to claim 6, wherein the recesses are surrounded by highly doped capacitor electrode regions having a conductivity type opposite to the substrate, and a doped zone having the same conductivity type as the substrate being provided between the substrate and said capacitor electrode regions.
- 8. The semiconductor memory according to claim 7, wherein each of the recesses has corrugated or interdigitated sidewalls.
- 9. The semiconductor memory according to claim 7, wherein two or more apertures are formed within a capacitor region.
- 10. The semiconductor memory according to claim 7, wherein an aperture within the capacitor region has an inward protrusion.
- 11. The semiconductor memory according to claim 7, wherein an island-like column exists in an aperture formed in the capacitor region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
57-36418 |
Mar 1982 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 474,002, filed Mar. 10, 1983, now abandoned.
US Referenced Citations (17)
Foreign Referenced Citations (8)
Number |
Date |
Country |
51-130178 |
Nov 1976 |
JPX |
53-76686 |
Jul 1978 |
JPX |
54-121080 |
Sep 1979 |
JPX |
55-11365 |
Jan 1980 |
JPX |
55-55557 |
Apr 1980 |
JPX |
56-30763 |
Mar 1981 |
JPX |
56-81974 |
Jul 1981 |
JPX |
57-10973 |
Jan 1982 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Clarke et al., "Capacitor for Single FET Memory Cell," IBM Tech. Discl. Bull., vol. 17, No. 9, Feb. 1975, pp. 2579-2580. |
Dockerty, "High-Capacitance, One-Device Memory Cell," IBM Tech. Discl. Bull., vol. 19, No. 2, Jul. 1979, p. 506. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
474002 |
Mar 1982 |
|